| | | | | | | | | R | REVISI | ONS | | | | | | | | | | | |---------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------|---------|-------------------------------------------------------|---------------------------------------------|--------------------------------------------------|--------------------|---------------------|---------------------|---------------|----------------|-------------------------------|-----------------------------------|----------------------------------------|--------------------------|------------------------|------------------------------|----------------------------------------|------------------|----------------| | LTR | DESCRIPTION | | | | | | | DA <sup>-</sup> | TE (YF | R-MO- | ·DA) | | APPR | OVED | ) | | | | | | | А | Add case outline letter U. Add vendor CAGE number 6039 drawing. Editorial changes throughout. | | | | 6039 | 5 to | | 89-08-07 M. A. Frye | | ! | | | | | | | | | | | | В | Add | device | e type | 28 to | drawin | ng. Ed | litorial | chang | jes thr | ougho | ut. | | | 93-0 | 1-05 | | M. <i>A</i> | A. Frye | ! | | | С | Add | softwa | are da | ta prot | ect to | drawi | ng. U <sub>l</sub> | pdated | d boiler | plate. | | | | 97-0 | 4-06 | | Ray | mond | Monni | n | | D | Chai | naes ii | n acco | ordanc | e with | NOR | 5962- | R409- | 97 | | | | | 97-0 | 8-12 | | Rav | mond | Monni | n | | E | Edito | orial co | orrecti | on to p | age 1 | , corre | ection | of nun | nber of<br>nsion ta | | | | | | 06-04 | | | | Monni | | | l | | | | | | | | | | | | | | | | | | | | | | THE ORIGINA | AL FIR | ST PA | .GE O | F THE | DRAV | WING | HAS | BEEN | REPL | ACED | | | | | | | | | | | | REV<br>SHEET | | | | | | | | | | ACED | | | | | | | | | | | | REV<br>SHEET<br>REV | E | E | E | E | E | E | E | E | E | ACED | | | | | | | | | | | | REV<br>SHEET<br>REV<br>SHEET | E 15 | | | E 18 | E 19 | | E 21 | E 22 | E 23 | | | | | F | | | E | | | | | REV SHEET REV SHEET REV STATUS | E 15 | E | E | E<br>18<br>RE\ | E 19 | E | E 21 E | E 22 E | E 23 E | E | E | E 6 | E 7 | E 8 | E | E 10 | E 11 | E 12 | E 13 | E 14 | | REV<br>SHEET<br>REV<br>SHEET | E 15 | E | E | E<br>18<br>RE\<br>SHI | E 19 | E 20 | E 21 | E 22 | E 23 | E 4 | E 5 | 6<br>ENSE | 7 | 8<br><b>PPL</b> | 9<br><b>Y CE</b> | 10 | 11<br>ER C | 12<br><b>OLU</b> | 13<br><b>MBU</b> | 14 | | REV SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A | E 15 S | E 16 | E 17 | E<br>18<br>RE\<br>SHI<br>PRE<br>Ker | E<br>19<br>/<br>EET | E 20 | E 21 E | E 22 E | E 23 E | E 4 | E 5 | 6<br>ENSE | 7<br>E SUI<br>UMB | 8<br>PPL'<br>SUS, | 9<br>Y CE<br>OHI | 10 | 11<br>ER C(3218 | 12<br><b>OLU</b> | 13<br><b>MBU</b> | 14 | | REV SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A | E 15 S | E 16 | E 17 | E 18 REV SHI PRE Ker | E<br>19<br>V<br>EET<br>PAREC | E 20<br>DBY Rice | E 21 E 1 | E 22 E | E 23 E | E 4 | E 5 | 6<br>ENSE | 7<br>E SUI<br>UMB | 8<br>PPL'<br>SUS, | 9<br>Y CE<br>OHI | 10<br>ENTE<br>O 43 | 11<br>ER C(3218 | 12<br><b>OLU</b> | 13<br><b>MBU</b> | 14 | | REV SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A STAI MICRO DRA THIS DRAWIN FOR U DEPAI | E<br>15<br>S<br>NDAF<br>OCIRO<br>AWIN | E 16 CUIT G VAILABALL ITS | E<br>17 | E<br>18<br>RE\SHI<br>PREI<br>Ker<br>Cha<br>APP<br>Mic | E 19 V EET PARECanneth CKED urles F | BY Rice BY Reusin | E 21 E 1 | E 22 E 2 | E 23 E | E 4 C | E<br>5<br>DEFE | 6<br>ENSE<br>COL<br>OC | F SUI<br>UMB<br>http | PPL'SUS, o://ww | 9<br>Y CE<br>OHI<br>w.ds | ENTE<br>O 4:<br>scc.dl | 11<br>ER C0<br>3218<br>a.mil | 12<br>OLU<br>-399<br>Y, | 13<br><b>MBU</b> | 14<br><b>S</b> | | REV SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A STAI MICRO DRA THIS DRAWIN FOR U | E<br>15<br>S<br>NDAF<br>OCIRO<br>AWIN<br>NG IS A<br>SE BY A<br>RTMEN<br>NCIES O | E 16 CUIT G VAILAE ALL ITS DF THE | E 17 | E<br>18<br>RE\SHI<br>PREI<br>Ker<br>Cha<br>APP<br>Mic | E 19 V EET PARECanneth CKED urles F | BY Rice BY Reusin | E 21 E 1 | E 22 E 2 | E 23 E | E 4 C | E<br>5<br>DEFE | 6<br>ENSE<br>COL<br>OC | F SUI<br>UMB<br>http | PPL'SUS, o://ww | 9<br>Y CE<br>OHI<br>w.ds | ENTE<br>O 4:<br>scc.dl | 11<br>ER C0<br>3218<br>a.mil | 12<br>OLU<br>-399<br>Y, | 13<br>MBU<br>0 | 14<br><b>S</b> | | REV SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A STAI MICRO DRA THIS DRAWIN FOR U DEPAL AND AGEN DEPARTMEN | DE 15 S S S S S S S S S S S S S S S S S S | E 16 RD CUIT G VAILABALL ITS OF THE | E<br>17 | E 18 RE' SHI PRE Ker Cha APP Mic | E 19 V EET PAREE neth CKED Irles F ROVE | BY Rice BY Reusin D BY A. Fry | E 21 E 1 | E 22 E 2 | E 23 E | E 4 MI DI EE | E 5 CR GIT | 6<br>ENSE<br>COL<br>OC<br>AL, | F SUI<br>UMB<br>http<br>IRC<br>CN | 8<br>PPL'SUS,<br>0://ww<br>SUIT<br>MOS | 9<br>Y CE<br>OHI<br>w.ds | ENTE<br>O 4:<br>scc.dl | 11<br>ER C0<br>3218<br>a.mil | 12<br>OLU<br>-399<br>Y, | 13<br>MBU<br>0 | 14<br><b>S</b> | | REV SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A STAI MICRO DRA THIS DRAWIN FOR U DEPAL AND AGEN DEPARTMEN | E<br>15<br>S<br>NDAF<br>OCIRO<br>AWIN<br>NG IS A<br>SE BY A<br>RTMEN<br>NCIES O | E 16 RD CUIT G VAILABALL ITS OF THE | E<br>17 | E 18 RE' SHI PRE Ker Cha APP Mic | E 19 V EET PARECanneth CKED urles F | BY Rice BY Reusin D BY A. Fry APPRO 88-0 LEVEL | E 21 E 1 | E 22 E 2 | E 23 E | E 4 MI DI EE | E<br>5<br>DEFE | 6<br>ENSE<br>COL<br>OC<br>AL, | F SUI<br>UMB<br>http | 8 PPL'SUS, o://ww | 9<br>Y CE<br>OHI<br>w.ds | IEM | IN COR | 12<br>OLUI<br>-399<br>Y,<br>IT<br>SILI | 13<br>MBU<br>0 | 14<br><b>S</b> | ## 1. SCOPE - 1.1 <u>Scope</u>. This drawing describes device requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A. - 1.2 Part or Identifying Number (PIN). The complete PIN shall be as shown in the following example: 1.2.1 <u>Device type(s)</u>. The device type(s) shall identify the circuit function as follows: | Device type | Generic<br><u>number</u> | Circuit function | Access time | Write<br>speed | Write<br><u>mode</u> | End of write<br>indicator | <u>Endurance</u> | |-------------|--------------------------|------------------|-------------|----------------|----------------------|---------------------------|------------------| | 01 | (see 6.4) | (8K X 8 EEPROM) | 350 ns | 10 ms | byte/page | DATA polling | 10,000 cycles | | 02 | (000 01.1) | (0.17.0 ==:0) | 300 ns | 10 ms | byte/page | DATA polling | 10,000 cycles | | 03 | | | 250 ns | 10 ms | byte/page | DATA polling | 10,000 cycles | | 04 | | | 200 ns | 10 ms | byte/page | DATA polling | 10,000 cycles | | 05 | | | 250 ns | 10 ms | byte/page | DATA polling | 100,000 cycles | | 06 | | | 350 ns | 2 ms | byte/page | DATA polling | 10,000 cycles | | 07 | | | 300 ns | 2 ms | byte/page | DATA polling | 10,000 cycles | | 08 | | | 250 ns | 2 ms | byte/page | DATA polling | 10,000 cycles | | 09 | | | 200 ns | 2 ms | byte/page | DATA polling | 10,000 cycles | | 10 | | | 120 ns | 2 ms | byte/page | DATA polling | 10,000 cycles | | 11 | | | 90 ns | 2 ms | byte/page | DATA polling | 10,000 cycles | | 12 | | | 70 ns | 2 ms | byte/page | DATA polling | 10,000 cycles | | 13 | | | 350 ns | 1 ms | byte | RDY/BUSY | 10,000 cycles | | 14 | | | 300 ns | 1 ms | byte | RDY/BUSY | 10,000 cycles | | 15 | | | 250 ns | 1 ms | byte | RDY/BUSY | 10,000 cycles | | 16 | | | 200 ns | 1 ms | byte | RDY/BUSY | 10,000 cycles | | 17 | | | 150 ns | 1 ms | byte | RDY/BUSY | 10,000 cycles | | 18 | | | 350 ns | 1 ms | byte | DATA polling | 10,000 cycles | | 19 | | | 300 ns | 1 ms | byte | DATA polling | 10,000 cycles | | 20 | | | 250 ns | 1 ms | byte | DATA polling | 10,000 cycles | | 21 | | | 200 ns | 1 ms | byte | <u>DATA</u> polling | 10,000 cycles | | 22 | | | 150 ns | 1 ms | byte | DATA polling | 10,000 cycles | | 23 | | | 350 ns | 10 ms | byte/page | RDY/ <u>BUSY</u> | 10,000 cycles | | 24 | | | 300 ns | 10 ms | byte/page | RDY/BUSY | 10,000 cycles | | 25 | | | 250 ns | 10 ms | byte/page | RDY/ <u>BUSY</u> | 10,000 cycles | | 26 | | | 200 ns | 10 ms | byte/page | RDY/BUSY | 10,000 cycles | | 27 | | | 250 ns | 10 ms | byte/page | RDY/BUSY | 100,000 cycles | | 28 | | | 200 ns | 200 μs | byte | RDY/BUSY | 10,000 cycles | 1.2.2 <u>Case outline(s)</u>. The case outline(s) shall be as designated in MIL-STD-1835 and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | Package style | |----------------|------------------------|------------------|-----------------------------------| | U | See figure 1 | 32 | "J" leaded cerquad package | | Χ | GDIP1-T28 or CDIP2-T28 | 28 | Dual-in-line | | Υ | CQCC1-N32 | 32 | Rectangular leadless chip carrier | | Z | CDFP4-F28 | 28 | Flat pack | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87514 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | SHEET 2 | ## 1.3 Absolute maximum ratings. 1/ | Supply voltage range (V <sub>CC</sub> ) | 0.3 V dc to +6.25 V dc | |----------------------------------------------------------|-------------------------------| | Storage temperature range | 65°C to +150°C | | Maximum power dissipation (P <sub>D</sub> ) | 1.0 W | | Lead temperature (soldering, 10 seconds) | +300°C | | Junction temperature (T <sub>J</sub> ) 2/ | +175°C | | Thermal resistance, junction-to-case ( $\Theta_{JC}$ ) | | | Input voltage range (V <sub>IL</sub> , V <sub>IH</sub> ) | 0.3 V dc to +6.25 V dc | | Data retention | 10 years (minimum) | | Endurance: | | | Device types 01 through 04, 06 through 26, and 28 | | | Device types 05 and 27 | 100,000 cycles/byte (minimum) | | Chip clear voltage (V <sub>H</sub> ) | 13.0 V dc | ## 1.4 Recommended operating conditions. 1/ | Supply voltage range (V <sub>CC</sub> ) | +4.5 V dc to +5.5 V dc | |----------------------------------------------------|------------------------| | Case operating temperature range (T <sub>C</sub> ) | | | Input voltage, low range (V <sub>IL</sub> ) | | | Input voltage, high range (V <sub>IH</sub> ) | | | Chip clear voltage range (V <sub>H</sub> ) | | # 2. APPLICABLE DOCUMENTS 2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract. ## DEPARTMENT OF DEFENSE SPECIFICATION MIL-PRF-38535 -- Integrated Circuits, Manufacturing, General Specification for. ## **DEPARTMENT OF DEFENSE STANDARDS** MIL-STD-883 - Test Method Standard Microcircuits. MIL-STD-1835 - Interface Standard Electronic Component Case Outlines. ### DEPARTMENT OF DEFENSE HANDBOOKS MIL-HDBK-103 -- List of Standard Microcircuit Drawings. MIL-HDBK-780 - Standard Microcircuit Drawings. (Copies of these documents are available online at <a href="http://assist.daps.dla.mil/quicksearch/">http://assist.daps.dla.mil/quicksearch/</a> or <a href="http://assist.daps.dla.mil/quicksearch/">www.dodssp.daps.mil</a> or from the Standardization Document Order Desk, 700 Robins Avenue, Building 4D, Philadelphia, PA 19111-5094.) 2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. $\underline{1}$ / All voltages are referenced to $V_{SS}$ (ground). <sup>2/</sup> Maximum junction temperature shall not be exceeded except for allowable short duration burn-in screening conditions in accordance with method 5004 of MIL-STD-883. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87514 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | SHEET 3 | ### 3. REQUIREMENTS - 3.1 Item requirements. The individual item requirements shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. Product built to this drawing that is produced by a Qualified Manufacturer Listing (QML) certified and qualified manufacturer or a manufacturer who has been granted transitional certification to MIL-PRF-38535 may be processed as QML product in accordance with the manufacturers approved program plan and qualifying activity approval in accordance with MIL-PRF-38535. This QML flow as documented in the Quality Management (QM) plan may make modifications to the requirements herein. These modifications shall not affect form, fit, or function of the device. These modifications shall not affect the PIN as described herein. A "Q" or "QML" certification mark in accordance with MIL-PRF-38535 is required to identify when the QML flow option is used. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535, appendix A and herein. - 3.2.1 Case outline(s). The case outline(s) shall be in accordance with 1.2.2 herein and figure 1. - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 2. - 3.2.3 Truth table for unprogrammed devices. The truth table for unprogrammed devices shall be as specified on figure 3. - 3.2.3.1 <u>Programmed devices</u>. The truth table for programmed devices shall be as specified by an attached altered item drawing. - 3.3 <u>Electrical performance characteristics</u>. Unless otherwise specified herein, the electrical performance characteristics are as specified in table I and shall apply over the full (case or ambient) operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I. - 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A. - 3.5.1 <u>Certification/compliance mark</u>. A compliance indicator "C" shall be marked on all non-JAN devices built in compliance to MIL-PRF-38535, appendix A. The compliance indicator "C" shall be replaced with a "Q" or "QML" certification mark in accordance with MIL-PRF-38535 to identify when the QML flow option is used. - 3.6 <u>Certificate of compliance</u>. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of MIL-PRF-38535, appendix A and the requirements herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 Notification of change. Notification of change to DSCC-VA shall be required for any change that affects this drawing. - 3.9 <u>Verification and review</u>. DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 3.10 <u>Processing EEPROMS</u>. All testing requirements and quality assurance provisions herein shall be satisfied by the manufacturer prior to delivery. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87514 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | SHEET 4 | - 3.10.1 <u>Erasure of EEPROMS</u>. When specified, devices shall be erased in accordance with the procedures and characteristics specified in 4.4.1. Devices shall be shipped in the erased (logic "1's) and verified state unless otherwise specified. - 3.10.2 <u>Programmability of EEPROMS</u>. When specified, devices shall be programmed to the specified pattern using the procedures and characteristics specified in 4.4. - 3.10.3 <u>Verification of erasure or programmability of EEPROMS</u>. When specified, devices shall be verified as either programmed to the specified pattern or erased. As a minimum, verification shall consist of reading the device in accordance with the procedures and characteristics specified in 4.4.2. Any bit that does not verify to be in the proper state shall constitute a device failure, and shall be removed from the lot. - 3.12 <u>Endurance</u>. A reprogrammability test shall be completed as part of the vendor's reliability monitors. This reprogrammability test shall be done for initial characterization and after any design or process changes which may affect the reprogrammability of the device. The methods and procedures may be vendor specific, but shall guarantee the number of program/erase endurance cycles listed in section 1.3 herein over the full military temperature range. The vendor's procedure shall be kept under document control and shall be made available upon request of the acquiring or preparing activity, along with test data. - 3.13 <u>Data retention</u>. A data retention stress test shall be completed as part of the vendor's reliability monitors. This test shall be done for initial characterization and after any design or process change, which may affect data retention. The methods and procedures may be vendor specific, but shall guarantee the number of years listed in section 1.3 herein over the full military temperature range. The vendor's procedure shall be kept under document control and shall be made available upon request of the acquiring or preparing activity, along with test data. ### 4. VERIFICATION - 4.1 <u>Sampling and inspection</u>. Sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A. - 4.2 <u>Screening</u>. Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply: - a. Burn-in test, method 1015 of MIL-STD-883. - (1) Test condition D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883. - (2) $T_A = +125^{\circ}C$ , minimum. - (3) Devices shall be burned-in containing a checkerboard pattern or equivalent. - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer. - 4.3 <u>Quality conformance inspection</u>. Quality conformance inspection shall be in accordance with method 5005 of MIL-STD-883 including groups A, B, C, and D inspections. The following additional criteria shall apply. - 4.3.1 Group A inspection. - a. Tests shall be as specified in table II herein. - b. Subgroups 5 and 6 in table I, method 5005 of MIL-STD-883 shall be omitted. - c. Subgroup 4 (C<sub>I</sub> and C<sub>O</sub> measurements) shall be measured only for the initial test and after process or design changes which may affect capacitance. Sample size is 15 devices with no failures, and all input and output terminals tested. - d. Subgroups 7 and 8 shall include verification of the truth table. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87514 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | SHEET 5 | | TADLEI | Electrical | porformance | characteristics. | |----------|------------|-------------|------------------| | TABLE I. | Electrical | performance | cnaracteristics. | | Test | Symbol | <br> Conditions <u>1</u> / <u>2</u> /<br> -55°C <u>&lt;</u> T <sub>C</sub> <u>&lt;</u> +125°C | Group A subgroups | <br> Device<br> type | Limits | | Unit | | |-------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------|---------------------------|--------------|----------------------|--------------|--| | | | $V_{SS} = 0 \text{ V } 4.5 \text{ V} \leq V_{CC} \leq 5.5 \text{ V}$<br>unless otherwise specified | | | Min | Max | | | | Supply current (active) | I <sub>cc</sub> | CE = OE = V <sub>IL</sub> , WE = V <sub>IH</sub><br> All I/O's = open | 1,2,3 | 01-05,<br>23-27 | <br> <br> | 60 | <br> mA<br> | | | | | Inputs = V <sub>CC</sub> = 5.5 V | | 06-12 | | 80 | <u> </u><br> | | | | | | | <br> 13-22,28 | | 45 | | | | Supply current<br>(TTL standby) | Icc <sub>1</sub> | CE = V <sub>IH</sub> , OE = V <sub>IL</sub><br>All I/O's = open<br>Inputs = X | 1,2,3 | All | | 3 | mA | | | Supply current<br>(CMOS standby) | I <sub>CC2</sub> | CE = V <sub>CC</sub> -0.3 V<br>All I/O's = open | 1,2,3 | 01-12,<br> <u>23-</u> 27 | | 250 | μΑ | | | | | Inputs = V <sub>IL</sub> to V <sub>CC</sub> -0.3 V | | <br> 13-22,28 | | 150 | | | | Input leakage<br>(high) | Іін | V <sub>IN</sub> = 5.5 V | 1,2,3 | All | -10 | 10 | μΑ | | | Input leakage<br>(low) | I <sub>IL</sub> | V <sub>IN</sub> = 0.1 V | 1,2,3 | All | <br> -10<br> | 10 | <br> μΑ | | | Output leakage <u>3</u> /<br>(high) | I <sub>OHZ</sub> | <br> V <sub>OUT</sub> = 5.5 V, <del>CE</del> = V <sub>IH</sub> | 1,2,3 | <br> All<br> | <br> -10<br> | 10 | <br> μΑ<br> | | | Output leakage 3/<br>(low) | I <sub>OLZ</sub> | V <sub>OUT</sub> = 0.1 V, <del>CE</del> = V <sub>IH</sub> | 1,2,3 | All | -10 | 10 | μA | | | Input voltage low | V <sub>IL</sub> | | 1,2,3 | All | -0.1 | 0.8 | V | | | Input voltage<br>high | V <sub>IH</sub> | | 1,2,3 | All | 2.0 | V <sub>CC</sub> +0.3 | <br> V<br> | | | Output voltage low | V <sub>OL</sub> | $I_{OL} = 2.1 \text{ mA}, V_{IH} = 2.0 \text{ V}$<br>$V_{CC} = 4.5 \text{ V}, V_{IL} = 0.8 \text{ V}$ | 1,2,3 | All | | 0.45 | V | | | Output voltage<br>high | V <sub>OH</sub> | $\begin{vmatrix} I_{OH} = -400 \ \mu\text{A}, \ V_{IH} = 2.0 \ V \\ V_{CC} = 4.5 \ V, \ V_{IL} = 0.8 \ V \end{vmatrix}$ | 1,2,3 | <br> All<br> | 2.4 | | <br> V<br> | | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87514 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | SHEET 6 | | | Т | ABLE I. Electrical performance cl | naracteristics - | Continued. | | | | |------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------|-------------------|-------------------------------------|--------|-----|----------| | Test | Symbol | -55°C ≤ T <sub>C</sub> ≤+125°C<br>V <sub>SS</sub> = 0 V 4.5 V ≤ V <sub>CC</sub> ≤ 5.5 V | Group A subgroups | Device<br>type | Limits | [ | Unit | | | | unless otherwise specified | | | Min | Max | | | Input capacitance 4/5/ | Cı | $V_{I} = 0 \text{ V}, V_{CC} = 5.0 \text{ V}$<br>$T_{A} = +25^{\circ}\text{C}, f = 1 \text{ MHz}$<br>See 4.3.1c | 4 | All | | 10 | pF | | Output capacitance 4/5/ | Co | $V_O = 0 \text{ V}, V_{CC} = 5.0 \text{ V}$<br>$T_A = +25^{\circ}\text{C}, f = 1 \text{ MHz}$<br>See 4.3.1c | 4 | All | | 10 | pF | | Functional tests | | See 4.3.1d | 7,8A,8B | All | | | | | Read cycle time 6/ t <sub>AV</sub> | t <sub>AVAV</sub> | See figure 4 | 9,10,11 | 01,06,13,<br>18,23 | 350 | | ns<br>- | | | | | | 02,07,14,<br>19,24 | 300 | | _ | | | | | | 03,05,08,<br>15,20,25,<br><u>27</u> | 250 | | _ | | | | | | 04,09,16,<br>21,26,28 | 200 | | _ | | | | | | 17,22, | 150 | | | | | | | | | | | - | | | | | 1 | 10 | 120 | | - | | | | | | 11 | 90 | | - | | | | | ļ | 12 | 70 | | <u> </u> | | Address access time | | | 9,10,11 | 01,06,13,<br>18,23 | | 350 | ns<br>- | | | | | | 02,07,14,<br>19,24 | | 300 | | | | | | | 03,05,08,<br>15,20,25,<br><u>27</u> | | 250 | | | | | | | 04,09,16,<br>21,26,28 | | 200 | _ | | | | | | 17,22 | | 150 | | | | | | | 10 | | 120 | - | | | | | 1 | 11 | I | 90 | 1 | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87514 | |-------------------------------------------------------------|------------------|---------------------|----------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | SHEET <b>7</b> | | | Т | ABLE I. Electrical performance ch | naracteristics - | Continued. | | | | |--------------------------------------------------|--------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|------------------|-----------------------------------------------------|--------------|------|------------------| | Test | Symbol Conditions $\underline{1}/\underline{2}/$ -55°C $\leq$ T <sub>C</sub> $\leq$ +125°C | Group A subgroups | Device<br>type | Limits | | Unit | | | | | V <sub>SS</sub> = 0 V 4.5 V ≤ V <sub>CC</sub> ≤ 5.5 V unless otherwise specified | | | Min | Max | <u> </u> | | Chip enable access time | t <sub>ELQV</sub> | See figure 4 | 9,10,11 | 01,06,13,<br>18,23 | | 350 | ns<br>- | | | | | | 02,07,14,<br>19,24 | | 300 | - <br>- | | | | | | 03,05,08,<br>15,20,25,<br>27 | | 250 | <br> <br> <br> - | | | | | | <br> 04,09,16,<br> <u>21,26,28</u> | | 200 | - | | | | | | 17,22 | | 150 | - | | | | | | 10 | | 120 | - | | | | | | 11 | <br> | 90 | - | | | | | | 12 | <br> <br> | 70 | | | Output enable access time | t <sub>OLQV</sub> | | 9,10,11 | 01-05,<br> 13-22,<br> <u>23-28</u> | | 100 | ns<br> | | | | | | 06-12, | | 50 | | | Chip enable to <u>5/</u><br>output in<br>low Z | t <sub>ELQX</sub> | | 9,10,11 | All | <br> 10<br> | | ns | | Chip disable to <u>5/</u><br>output in<br>high Z | t <sub>EHQZ</sub> | | 9,10,11 | <br> 01-08,<br> 13-15,<br> 18-20,<br> <u>23-27</u> | | 80 | ns<br> | | | | | | <br> 09-12,16,<br> 17,21,22,<br> 28 | | 55 | | | Output enable to <u>5</u> / output in low Z | t <sub>OLQX</sub> | | 9,10,11 | <br> All | <br> 10<br> | | ns | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87514 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | SHEET 8 | | | 00110111101100 | <br><ul> <li>Continued.</li> </ul> | | |--|----------------|------------------------------------|--| | | | | | | Test | Symbol | Conditions $\underline{1}/\underline{2}/$<br>-55°C $\leq$ T <sub>C</sub> $\leq$ +125°C | Group A subgroups | Device type | Limits | | <br> Unit<br> | |---------------------------------------|--------------------|-------------------------------------------------------------------------------------------------|-------------------|--------------------------------------------------|---------------|---------------|----------------| | | | $V_{SS} = 0 \text{ V } 4.5 \text{ V} \leq V_{CC} \leq 5.5 \text{ V}$ unless otherwise specified | | | <br> Min<br> | <br> Max<br> | | | Output disable to output in high Z | t <sub>OHQZ</sub> | See figure 4 | 9,10,11 | 01-08,<br> 13-15,<br> 18-20,<br> <u>23-27</u> | | 80 | ns | | | | | <br> <br> | <br> 09-12,16,<br> 17,21,22,<br> 28 | | <br> 55<br> | | | Output hold from 6/<br>address change | t <sub>AVQX</sub> | | 9,10,11 | All | 0 | | ns | | CE to power up 5/ | t <sub>pu</sub> | | 9,10,11 | All | | 250 | ns | | CE to power down <u>5</u> / | t <sub>pd</sub> | | 9,10,11 | All | | 50 | ns | | Write cycle time | t <sub>WHWL1</sub> | See figures 5 and 6 | 9,10,11 | <br> 01-05,<br> <u>23-27</u><br> <u>06-</u> 12 | | 10 | <br> ms<br> | | | | | <br> <br> | 13-22 | | 1.0 | | | | | | | 28 | | 0.2 | | | Address setup 6/<br>time | t <sub>AVEL</sub> | See figures 5, 6, and 7 | 9,10,11 | AII | 20 | | ns | | Address hold <u>6/</u><br>time | t <sub>ELAX</sub> | | 9,10,11 | All | 150 | | ns | | Write setup time 6/ | twlel | | 9,10,11 | All | 0 | | ns | | Write hold time 6/ | t <sub>WHEH</sub> | | 9,10,11 | All | 0 | | ns | | | | + | | | | | | | STANDARD | | |----------------------|--| | MICROCIRCUIT DRAWING | | DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> | | 5962-87514 | |------------------|---------------------|------------| | | REVISION LEVEL<br>E | SHEET 9 | | | TA | ABLE I. Electrical performance ch | aracteristics - | Continued | l. | | | |----------------------------------------|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------|-----------------------|-----------|-----------|--------------| | Test | Symbol Conditions $\underline{1}/\underline{2}/$ -55°C $\leq$ T <sub>C</sub> $\leq$ +125°C | Group A subgroups | Device type | Limits | | Unit | | | | | $V_{SS} = 0 \text{ V } 4.5 \text{ V} \leq V_{CC} \leq 5.5 \text{ V}$ unless otherwise specified | | | <br> Min | <br> Max | | | OE setup time 6/ | t <sub>OHEL</sub> | See figures 5, 6, or 7 as applicable | 9,10,11 | All | 20 | | ns | | OE hold time | t <sub>WHOL</sub> | - | 9,10,11 | <br> All | 20 | | ns | | WE pulse width 6/ | t <sub>ELEH</sub> | | 9,10,11 | All | 150 | | ns | | Data setup time 6/ | t <sub>DVEH</sub> | - | 9,10,11 | All | 50 | | ns | | Data hold time 6/ | t <sub>EHDX</sub> | - | 9,10,11 | All | 10 | | ns | | Byte load cycle | t <sub>EHEL2</sub> | See figures 5 or 6 | 9,10,11 | <br> All<br> | 0.2 | 2 | <br> μs<br> | | Last byte loaded 6/<br>to data polling | t <sub>WHEL</sub> | See figure 5 | 9,10,11 | <br> 06-12,<br> 18-22 | | 200 | ns | | CE setup time 6/ | t <sub>ELWL</sub> | See figure 5 | 9,10,11 | All | 1 | | μS | | Output setup 6/ | tovhwL | See figure 8 | 9,10,11 | All | 1 | | μs | | CE hold time 6/ | t <sub>EHWH</sub> | See figure 6 | 9,10,11 | All | 1 | | μѕ | | OE hold time 6/ | twнон | See figure 8, configuration A or B | 9,10,11 | All | 1 | | μS | | Erase time 6/ | t <sub>OHAV</sub> | - | 9,10,11 | 01-05,<br>23-27 | 200 | | ms | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87514 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | SHEET 10 | TABLE I. <u>Electrical performance characteristics</u> - Continued. | Test | | | Group A subgroups | | | Limits | | |-----------------------------------------------------|--------------------|----------------------------------------------------------------------------------------------------|-------------------|----------------------------|---------------|---------------|----| | | | $V_{SS} = 0 \text{ V } 4.5 \text{ V} \leq V_{CC} \leq 5.5 \text{ V}$<br>unless otherwise specified | | | <br> Min<br> | <br> Max<br> | | | Chip erase time 6/ | t <sub>WLWH2</sub> | See figure 8, configuration A or B | 9,10,11 | 01-05,<br>23-27 | 150 | | ns | | | <u>6</u> /<br> | | | 06-22,28 | <br> 10 | | ms | | High voltage 6/ | V <sub>H</sub> | | 9,10,11 | All | 12 | 13 | V | | Time to device busy | t <sub>EHRL</sub> | See figures 6 and 7 | 9,10,11 | <u>13-17,28</u><br> 23-27 | | 50 | ns | | Write cycle time<br>RDY/BUSY | t <sub>ELRH</sub> | | 9,10,11 | <u>13-17,28</u><br> 23-27 | | 10 | ms | | Maximum time to 6/<br>valid data after<br>WE/CE low | twldv<br>teldv | | 9,10,11 | 13-22,28 | | 1 | μS | - 1/ DC and read mode. - 2/ Equivalent ac test conditions: Device types: 01 through 09 and 13 through 28. Output load: 1 TTL gate and C1 = 100 pF, Input rise and fall times $\leq$ 10 ns. Input pulse levels: 0.4 V and 2.4 V. Timing measurements reference levels: Inputs 1 V and 2 V. Outputs 0.8 V and 2 V. Device types: 10 through 12. Output load: 1 TTL gate and C1 = 30 pF. 5962-87514 11 SHEET Input rise and fall times $\leq 5$ ns. Input pulse levels: 0.4 V and 2.4 V. Inputs 1 V and 2 V. Outputs 0.8 V and 2 V. - Outputs 0.6 V and 2 V. Outputs 0.6 V and 2 V. Outputs 0.6 V and 2 V. Outputs 0.6 V and 2 V. Outputs 0.6 V and 2 V. - 4/ All pins not being tested are to be open. - 5/ Tested initially and after any design or process changes that affect that parameter, and therefore guaranteed to the limits specified in table I. - 6/ Tested by application of specified timing signals and conditions, see footnote 2/. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | |-------------------------------------------------------------|------------------|---------------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | # Case U FIGURE 1. Case outline. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87514 | |-------------------------------------------------------------|------------------|---------------------|-----------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | SHEET <b>12</b> | ### Case U | Dimensions | | | | | | |----------------|--------|------|-------------|-------|--| | Ltr | Incl | hes | Millimeters | | | | | Min | Max | Min | Max | | | Α | .140 | .167 | 3.56 | 4.24 | | | A <sub>1</sub> | .073 | .103 | 1.85 | 2.62 | | | A <sub>2</sub> | .027 | .045 | 0.69 | 1.14 | | | С | .006 | .010 | 0.15 | 0.25 | | | D | .485 | .495 | 12.32 | 12.57 | | | D <sub>1</sub> | .445 | .465 | 11.30 | 11.81 | | | D <sub>2</sub> | .390 | .430 | 9.91 | 10.92 | | | E | .585 | .595 | 14.86 | 15.11 | | | E <sub>1</sub> | .545 | .565 | 13.84 | 14.35 | | | E <sub>2</sub> | .490 | .530 | 12.45 | 13.46 | | | е | .050 T | YP | 1.27 TY | Έ | | | b | .017 | .021 | 0.43 | 0.53 | | | b <sub>1</sub> | .026 | .032 | 0.66 | 0.81 | | | N | 32 | | | | | ### NOTES: - 1. Controlling dimensions are inches, metric provided for convenience. - 2. Dimensions D<sub>1</sub> and E<sub>1</sub> do not include glass protrusion. Glass protrusion to be .010 inch (0.25 mm) maximum. - 3. All dimensions and tolerances include lead trim offset and lead finish. FIGURE 1. Case outline - Continued. # STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 SIZE A SIZE A REVISION LEVEL E 13 | Device types | 01 through 28 | | | |--------------------|------------------|------------------|--| | Case outlines | X and Z | U and Y | | | Terminal<br>number | Termina | al symbol | | | 1 | NC (See note) | NC | | | 2 | A <sub>12</sub> | NC (See note) | | | 3 | A <sub>7</sub> | A <sub>12</sub> | | | 4 | A <sub>6</sub> | A <sub>7</sub> | | | 5 | A <sub>5</sub> | A <sub>6</sub> | | | 6 | A <sub>4</sub> | A <sub>5</sub> | | | 7 | A <sub>3</sub> | $A_4$ | | | 8 | A <sub>2</sub> | A <sub>3</sub> | | | 9 | A <sub>1</sub> | A <sub>2</sub> | | | 10 | A <sub>0</sub> | A <sub>1</sub> | | | 11 | I/O <sub>0</sub> | $A_0$ | | | 12 | I/O <sub>1</sub> | NC | | | 13 | I/O <sub>2</sub> | I/O <sub>0</sub> | | | 14 | GND | I/O <sub>1</sub> | | | 15 | I/O <sub>3</sub> | I/O <sub>2</sub> | | | 16 | I/O <sub>4</sub> | GND | | | 17 | I/O <sub>5</sub> | NC | | | 18 | I/O <sub>6</sub> | I/O <sub>3</sub> | | | 19 | I/O <sub>7</sub> | I/O <sub>4</sub> | | | 20 | CE | I/O <sub>5</sub> | | | 21 | A <sub>10</sub> | I/O <sub>6</sub> | | | 22 | ŌE | I/O <sub>7</sub> | | | 23 | A <sub>11</sub> | CE | | | 24 | A <sub>9</sub> | A <sub>10</sub> | | | 25 | A <sub>8</sub> | ŌĒ | | | 26 | NC | NC | | | 27 | WE | A <sub>11</sub> | | | 28 | V <sub>CC</sub> | A <sub>9</sub> | | | 29 | | A <sub>8</sub> | | | 30 | | NC | | | 31 | | WE | | | 32 | | V <sub>CC</sub> | | FIGURE 2. Terminal connections. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87514 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | SHEET 14 | | Mode | CE | ŌE | WE | I/O | Device types | |---------------|-----------------|-----------------|-----------------|-------------------------|--------------| | Read | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | D <sub>OUT</sub> | All | | Chip clear | $V_{IL}$ | $V_{H}$ | V <sub>IL</sub> | X | All | | Byte write | $V_{IL}$ | V <sub>IH</sub> | $V_{IL}$ | Data in | All | | Write inhibit | Х | V <sub>IL</sub> | Х | High Z/D <sub>OUT</sub> | All | | Write inhibit | Х | Х | V <sub>IH</sub> | High Z/D <sub>OUT</sub> | All | | Standby | V <sub>IH</sub> | Х | Х | High Z | All | FIGURE 3. Truth table. - 1. $V_{CC}$ shall be applied simultaneously or after $\overline{WE}$ and removed simultaneously or before $\overline{WE}$ . 2. See footnote 2 of table I. FIGURE 4. Read cycle timing. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87514 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | SHEET 15 | ### DATA -PAGE LOAD POLLING 0E ➡ <sup>t</sup>WHOL t<sub>OHWL</sub> VALID VAL I D VALID DON'T CARE ADDRESSES t<sub>AVWL</sub>- $^{\rm t}$ WLAX CE t<sub>ELWL</sub>→ <sup>t</sup> WHEH t<sub>WHEL</sub>tWHWL1 t<sub>WLWH2</sub> tWLWH1 WE <sup>t</sup> WHDX DATA DATA D<sub>N</sub> D 1 D2 $\mathsf{D}_{\mathsf{N}}$ DEVICE TYPES 01 THRU 12 AND 23 THRU 27 - 1. See footnote 2 of table I. - 2. Program verify equivalent to the read mode. - 3. Page load is 1 to 64 bytes of data for device types 01 through 12, and 23 through 27. - 4. $\overline{\text{WE}}$ is noise protected. Less than 20 ns write pulse will not activate a write cycle. - 5. WE and CE both must be active to initiate a write cycle; therefore, the sequence of WE or CE (e.g., for WE or CE controlled write) is verified interchangeable without duplicate testing. FIGURE 5. Page write programming waveforms. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87514 | |-------------------------------------------------------------|------------------|---------------------|-----------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | SHEET <b>16</b> | - 1. See footnote 2 of table I. - 2. Program verify equivalent to the read mode. - 3. WE and CE both must be active to initiate a write cycle; therefore, the sequence of WE and CE (e.g., for WE or CE controlled write) is verified interchangeable without duplicate testing. FIGURE 6. CE controlled byte write programming waveforms. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87514 | |-------------------------------------------------------------|------------------|---------------------|-----------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | SHEET <b>17</b> | - 1. See footnote 2 of table I. - 2. Program verify equivalent to the read mode. - 3. WE and $\overline{\text{CE}}$ both must be active to initiate a write cycle; therefore, the sequence of WE and $\overline{\text{CE}}$ (e.g., for $\overline{\text{WE}}$ or $\overline{\text{CE}}$ controlled write) is verified interchangeable without duplicate testing. FIGURE 7. WE controlled byte write programming waveforms. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87514 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | SHEET 18 | ## DEVICE TYPES 01 THRU 05 AND 23 THRU 27 # DEVICE TYPES 06 THRU 22 AND 28 FIGURE 8. Chip clear waveforms. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87514 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | SHEET 19 | - 1. Set software data protection timings are referenced to $\overline{\text{WE}}$ or $\overline{\text{CE}}$ inputs, whichever is last to go low, and the $\overline{\text{WE}}$ or $\overline{\text{CE}}$ inputs, whichever is first to go high. - 2. The command sequence must conform to the page write timing. - 3. The command sequence and subsequent data must conform to the page write timing. FIGURE 9. Set software data protect and software protected write algorithm (device types 01-05 and 08 - 12). | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87514 | |-------------------------------------------------------------|------------------|---------------------|-----------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | SHEET <b>20</b> | - 1. Reset software data protection timings are referenced to $\overline{\text{WE}}$ or $\overline{\text{CE}}$ inputs, whichever is last to go low, and the $\overline{\text{WE}}$ or $\overline{\text{CE}}$ inputs, whichever is first to go high. - 2. The command sequence must conform to the page write timing. FIGURE 10. Reset software data protect algorithm (device types 01- 05 and 08 - 12). | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87514 | |-------------------------------------------------------------|------------------|---------------------|-----------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | SHEET <b>21</b> | TABLE II. Electrical test requirements. | MIL-STD-883 test requirements | Subgroups 1/2/<br>(in accordance with<br>MIL-STD-883, method<br>5005, table I) | |-------------------------------------|--------------------------------------------------------------------------------| | Interim electrical parameters | 1, 7, 9, | | (method 5004) | or | | | 2, 8A, 10 | | Final electrical test parameters | 1*, 2, 3, 7*, 8, | | (method 5004) | 9, 10, 11 <u>3</u> / | | Group A test requirements | 1, 2, 3, 4**, 7, | | (method 5005) | 8, 9, 10, 11 <u>4</u> / <u>5</u> / | | Groups C and D end-point electrical | 1, 2, 3, 7, | | parameters (method 5005) | 8, 9, 10, 11 | - 1/ Any or all subgroups may be combined when using multifunction testers. - 2/ For all electrical tests, the device shall be programmed to the data pattern specified. - 3/ (\*) Indicates PDA applies to subgroups 1 and 7. - 4/ Subgroups 7 and 8 shall consist of writing and reading the data pattern specified in accordance with the limits of table I subgroups 9, 10, and 11. - 5/ (\*\*) Indicates that subgroup 4 will only be performed during initial qualification and after design or process changes (see 4.3.1c). - 4.3.2 <u>Group C inspection</u>. The group C inspection end-point electrical parameters shall be as specified in table IIA herein. The following additional criteria shall apply. - a. End-point electrical parameters shall be as specified in table II herein. - b. Steady-state life test conditions, method 1005 of MIL-STD-883. - (1) Test condition D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883. - (2) $T_A = +125^{\circ}C$ , minimum. - (3) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. - 4.3.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table IIA herein. - 4.4 <u>Programming procedure</u>. The following procedure shall be followed when programming (Write) is performed. The waveforms and timing relationships shown on figure 5 (per appropriate device type) and the conditions specified in table I shall be adhered to. Information is introduced by selectively programming a TTL low or TTL high on each I/O of the address desired. Functionality shall be verified at all temperatures (group A, subgroups 7 and 8) by programming all bytes of each device and verifying the pattern used. - 4.4.1 <u>Erasing procedure</u>. There are two forms of erasure, chip and byte, whereby all bits or the address selected will be erased to a TTL high. - a. Chip erase is performed in accordance with the waveforms and timing relationships shown on figure 8 (in accordance with appropriate device type) and the conditions specified in table I. - b. Byte erase is performed in accordance with the waveforms and timing relationships shown on figure 5 (in accordance with appropriate device type) and the conditions specified in table I. - 4.4.2 Read mode operation. The waveforms and timing relationships shown on figure 4 and the conditions specified in table I shall be applied when reading the device. Pattern verification utilizes the read mode. | STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> | | 5962-87514 | |----------------------------------------------------------------------------------------|------------------|---------------------|-----------------| | | | REVISION LEVEL<br>E | SHEET <b>22</b> | - 4.4.3 <u>RDY/BUSY</u>. While the write operation is in progress, the RDY/BUSY output is <u>at a TTL</u> low. An internal timer times out the <u>req</u>uired byte write time and at the end of this time, the device signals the RDY/BUSY pin to a TTL high. The RDY/BUSY pin is an open drain output and <u>a typical</u> $3 \text{ k}\Omega$ pull-up resistor to $V_{CC}$ is required. The pull-up resistor value is dependent on the number of OR-tied RDY/BUSY pins (applies to device types 13 through 17 and 23 through 28). - 4.4.4 <u>Set software data protection</u>. Device types 01-05 and 08-12 software data protection offers a method of preventing inadvertent writes. These devices are placed in protected state by writing a series of instructions (see figure 9) to the device. Once protected, writing to the device may only be performed by executing the same sequence of instructions appended with either a byte write operation or page write operation. The waveforms and timing relationships shown on figures 4 8 and the test conditions and limits specified in table I shall apply. - 4.4.4.1 <u>Reset software data protection</u>. Device types 01-05 and 08-12 protection feature is reset by writing a series of instructions (see figure 10) to the device. The waveforms and timing relationships shown on figures 4 8 and the test conditions and limits specified in table I shall apply. - 5. PACKAGING - 5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-PRF-38535, appendix A. - 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.2 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - 6.3 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal. - 6.4 <u>Record of users</u>. Military and industrial users shall inform Defense Supply Center Columbus (DSCC) when a system application requires configuration control and the applicable SMD. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0544. - 6.5 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43216-5000, or telephone (614) 692-0547. - 6.6 <u>Approved sources of supply</u>. Approved sources of supply are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA. | STANDARD | | | |----------------------|--|--| | MICROCIRCUIT DRAWING | | | DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> | | 5962-87514 | |------------------|---------------------|------------| | | REVISION LEVEL<br>E | SHEET 23 | ## STANDARD MICROCIRCUIT DRAWING BULLETIN DATE: 04-06-04 Approved sources of supply for SMD 5962-87514 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. | 5 <u>5.</u> | | | |----------------------|------------------------|----------------------| | Standard | Vendor | Vendor | | microcircuit drawing | CAGE | similar | | PIN <u>1</u> / | number | PIN <u>3</u> / | | 5962-8751401XA | <u>2</u> / | X28C64DMB-35 | | 5962-8751401YA | <u>2</u> / | X28C64EMB-35 | | 5962-8751401ZC | <u>2</u> / | X28C64FMB-35 | | 5962-8751402XA | <u>2</u> / | X28C64DMB-30 | | 5962-8751402YA | <u>2</u> / | X28C64EMB-30 | | 5962-8751402ZC | <u>2</u> / | X28C64FMB-30 | | 5962-8751403XA | <u>2</u> / | X28C64DMB-25 | | 5962-8751403YA | <u>2</u> / | X28C64EMB-25 | | 5962-8751403ZC | <u>2</u> / | X28C64FMB-25 | | 5962-8751404XA | <u>2</u> / | X28C64DMB-20 | | 5962-8751404YA | <u>2</u> / | X28C64EMB-20 | | 5962-8751404ZC | <u>2</u> / | X28C64FMB-20 | | 5962-8751405XA | <u>2</u> / | X28C64DMB-25 | | 5962-8751405YA | <u>2</u> / | X28C64EMB-25 | | 5962-8751405ZC | <u>2</u> / | X28C64FMB-25 | | 5962-8751406XA | <u>2</u> / | AT28PC64-35DM/883 | | 5962-8751406UA | <u>2</u> / | AT28PC64-35KM/883 | | 5962-8751406YA | <u>2</u> / | AT28PC64-35LM/883 | | 5962-8751407XA | <u>2</u> / | AT28PC64-30DM/883 | | 5962-8751407UA | <u>2</u> / | AT28PC64-30KM/883 | | 5962-8751407YA | <u>2</u> / | AT28PC64-30LM/883 | | 5962-8751408XA | <u>2</u> / | AT28C64B-25DM/883 | | 5962-8751408UA | <u>2</u> / | AT28PC64-25KM/883 | | 5962-8751408YA | <u>2</u> / | AT28PC64-25LM/883 | | 5962-8751409XA | <u>2</u> / | AT28C64B-20DM/883 | | 5962-8751409UA | <u>2</u> / | AT28PC64-20KM/883 | | 5962-8751409YA | <u>2</u> / | AT28PC64-20LM/883 | | 5962-8751410XA | <u>2</u> / | AT28HC64B-12DM/883 | | 5962-8751410UA | 2/ | AT28HC64L-12KM/883 | | 5962-8751410YA | <u>2</u> / | AT28HC64L-12LM/883 | | 5962-8751411XA | <u>2</u> / | AT28HC64B-90DM/883 | | 5962-8751411UA | <u>-</u><br><u>2</u> / | AT28HC64L-90KM/883 | | 5962-8751411YA | 2/ | AT28HC64L-90LM/883 | | 5962-8751412XA | <u>-</u><br><u>2</u> / | AT28HC64B-70DM/883 | | 5962-8751412UA | <u>=</u><br><u>2</u> / | AT28HC64L-70KM/883 | | 5962-8751412YA | 2/ | AT28HC64L-70LM/883 | | 5962-8751413XA | 2/ | AT28C64-35DM/883 | | 5962-8751413UA | <u>=</u><br><u>2</u> / | AT28C64-35KM/883 | | 5962-8751413YA | 2/ | AT28C64-35LM/883 | | 5962-8751413ZA | <u>=</u> <u>2</u> / | AT28C64-35FM/883 | | 5962-8751414XA | <u>2</u> / | AT28C64-30DM/883 | | 3302 0701717/01 | | 7.12000 1 00DIVI/000 | | | T ., . | T | |----------------------|------------|-------------------| | Standard | Vendor | Vendor | | microcircuit drawing | CAGE | similar | | PIN <u>1</u> / | number | PIN <u>3</u> / | | 5962-8751414UA | <u>2</u> / | AT28C64-30KM/883 | | 5962-8751414YA | <u>2</u> / | AT28C64-30LM/883 | | 5962-8751415XA | <u>2</u> / | AT28C64-25DM/883 | | 5962-8751415UA | <u>2</u> / | AT28C64-25KM/883 | | 5962-8751415YA | <u>2</u> / | AT28C64-25LM/883 | | 5962-8751415ZA | <u>2</u> / | AT28C64-25FM/883 | | 5962-8751416XA | <u>2</u> / | AT28C64-20DM/883 | | 5962-8751416UA | <u>2</u> / | AT28C64-20KM/883 | | 5962-8751416YA | <u>2</u> / | AT28C64-20LM/883 | | 5962-8751417XA | <u>2</u> / | AT28C64-15DM/883 | | 5962-8751417UA | <u>2</u> / | AT28C64-15KM/883 | | 5962-8751417YA | <u>2</u> / | AT28C64-15LM/883 | | 5962-8751418XA | <u>2</u> / | AT28C64X-35DM/883 | | 5962-8751418UA | <u>2</u> / | AT28C64X-35KM/883 | | 5962-8751418YA | <u>2</u> / | AT28C64X-35LM/883 | | 5962-8751419XA | <u>2</u> / | AT28C64X-30DM/883 | | 5962-8751419UA | <u>2</u> / | AT28C64X-30KM/883 | | 5962-8751419YA | <u>2</u> / | AT28C64X-30LM/883 | | 5962-8751420XA | <u>2</u> / | AT28C64X-25DM/883 | | 5962-8751420UA | <u>2</u> / | AT28C64X-25KM/883 | | 5962-8751420YA | <u>2</u> / | AT28C64X-25LM/883 | | 5962-8751420ZA | <u>2</u> / | AT28C64X-25FM/883 | | 5962-8751421XA | <u>2</u> / | AT28C64X-20DM/883 | | 5962-8751421UA | <u>2</u> / | AT28C64X-20KM/883 | | 5962-8751421YA | <u>2</u> / | AT28C64X-20LM/883 | | 5962-8751422XA | <u>2</u> / | AT28C64X-15DM/883 | | 5962-8751422UA | <u>2</u> / | AT28C64X-15KM/883 | | 5962-8751422YA | <u>2</u> / | AT28C64X-15LM/883 | | 5962-8751423XA | <u>2</u> / | DM28C65-350/B | | 5962-8751423YA | <u>2</u> / | LM28C65-350/B | | 5962-8751423ZA | <u>2</u> / | FM28C65-350/B | | 5962-8751424XA | <u>2</u> / | DM28C65-300/B | | 5962-8751424YA | <u>2</u> / | LM28C65-300/B | | 5962-8751424ZA | <u>2</u> / | FM28C65-300/B | | 5962-8751425XA | <u>2</u> / | DM28C65-250/B | | 5962-8751425YA | <u>2</u> / | LM28C65-250/B | | 5962-8751425ZA | <u>2</u> / | FM28C65-250/B | | Standard | Vendor | Vendor | |----------------------|------------|-------------------| | microcircuit drawing | CAGE | similar | | PIN <u>1</u> / | number | PIN <u>3</u> / | | 5962-8751426XA | <u>2</u> / | DM28C65-200/B | | 5962-8751426YA | <u>2</u> / | LM28C65-200/B | | 5962-8751426ZA | <u>2</u> / | FM28C65-200/B | | 5962-8751427XA | <u>2</u> / | DM55C65-250/B | | 5962-8751427YA | <u>2</u> / | LM55C65-250/B | | 5962-8751427ZA | <u>2</u> / | FM55C65-250/B | | 5962-8751428XA | <u>2</u> / | AT28C64F-20DM/883 | | 5962-8751428YA | <u>2</u> / | AT28C64F-20LM/883 | - 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability. - 2/ Not available from an approved source. - 3/ Caution. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing. The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in this information bulletin.