## 4 x 16-bit Multilevel Pipeline Register ## PEATURES ... - ☐ Four 16-bit Registers - ☐ Implements Double 2-Stage Pipeline or Single 4-Stage Pipeline Register - ☐ Hold, Shift, and Load Instructions - ☐ Separate Data In and Data Out Pins - ☐ High-Speed, Low Power CMOS Technology - ☐ Three-State Outputs - ☐ DECC SMD No. 5962-89716 - □ Available 100% Screened to MIL-STD-883, Class B - ☐ Package Styles Available: - 40-pin Plastic DIP - 40-pin Ceramic DIP - 44-pin Plastic LCC, J-Lead - 44-pin Ceramic LCC ### DESCRIPINAL The LPR520 is functionally compatible with the L29C520 but have 16-bit inputs and outputs. The LPR520 is implemented in low power CMOS. The LPR520 contains four registers which can be configured as two independent, 2-level pipelines or as one 4-level pipeline. The Instruction pins, I1-0, control the loading of the registers. The registers may be configured as a four-stage delay line, with data loaded into R1 and shifted sequentially through R2, R3, and R4. Also, data may be loaded from the inputs into either R1 or R3 with only R2 or R4 shifting. Finally, I1-0 may be set to prevent any register from changing. The S1-0 select lines control a 4-to-1 multiplexer which routes the contents of any of the registers to the Y output pins. The independence of the I and S controls allows simultaneous write and read operations on different registers. **海阳城**登城的1000 | Tu | L CONTROL DE CONTROL TANK | | | | | | | | |----|---------------------------|---------|---------|---------|-------|--|--|--| | İı | lo | Descrip | otion | | | | | | | L | L | D→R1 | R1→R2 | R2→R3 | R3→R4 | | | | | L | н | HOLD | HOLD | D→R3 | R3→R4 | | | | | н | Ł | D→R1 | R1→R2 | HOLD | HOLD | | | | | Н | Н | ALL RE | GISTERS | ON HOLE | ) | | | | | T | Take & Compar Select | | | | | | | | |----|----------------------|-------------------|--|--|--|--|--|--| | St | So | Register Selected | | | | | | | | | L | Register 4 | | | | | | | | L | н | Register 3 | | | | | | | | H | L | Register 2 | | | | | | | | Н | Н | Register 1 | | | | | | | DEVICES INCORPORATED ## 4 x 16-bit Multilevel Pipeline Register | Storage temperature | 65°C to +150°C | |-------------------------------------------|-----------------| | Operating ambient temperature | 55°C to +125°C | | Vcc supply voltage with respect to ground | 0.5 V to +7.0 V | | Input signal with respect to ground | 3.0 V to +7.0 V | | Signal applied to high impedance output | 3.0 V to +7.0 V | | Output current into low outputs | 25 mA | | OPERATING CONDITIONS To meet specified electrical and switching characteristics | | | | | | | | |---------------------------------------------------------------------------------|-----------------|-------------------------------------------------------|--|--|--|--|--| | Mode Temperature Range (Ambient) Supply Voltage | | | | | | | | | Active Operation, Commercial | 0°C to +70°C | 4.75 V ≤ <b>V</b> CC ≤ 5.25 V | | | | | | | Active Operation, Military | -55°C to +125°C | $4.50 \text{ V} \le \text{V}_{CC} \le 5.50 \text{ V}$ | | | | | | | ELECTRICAL CHARACTERISTICS Over Operating Conditions (Note 4) | | | | | | | | |---------------------------------------------------------------|------------------------|-----------------------------------------------|-----|-----|-------------|------|--| | Symbol | Parameter | Test Condition | Min | Тур | Max | Unit | | | <b>V</b> OH | Output High Voltage | Vcc = Min., Ioн = −2.0 mA | 2.4 | | | V | | | <b>V</b> OL | Output Low Voltage | Vcc = Min., loL = 8.0 mA | | | 0.5 | V | | | <b>V</b> IH | Input High Voltage | | 2.0 | | <b>V</b> cc | ٧ | | | <b>V</b> IL | Input Low Voltage | (Note 3) | 0.0 | | 0.8 | ٧ | | | lix | Input Current | Ground ≤ ViN ≤ VCC (Note 12) | | | ±20 | μА | | | loz | Output Leakage Current | Ground ≤ <b>V</b> O∪T ≤ <b>V</b> CC (Note 12) | | 1 | ±20 | μΑ | | | ICC1 | Vcc Current, Dynamic | (Notes 5, 6) | | 10 | 40 | mA | | | ICC2 | Vcc Current, Quiescent | (Note 7) | | | 1.0 | mA | | DEVICES INCORPORATED # 4 x 16-bit Multilevel Pipeline Register ## SWITCHING CHARACTERISTICS | | | | LPR520- | | | | | | |--------------|--------------------------------------------|-----|---------|-----|-----|-----|-----|--| | | | 2 | 25 | | 22 | | 15 | | | Symbol | Parameter | Min | Max | Min | Max | Min | Max | | | <b>t</b> PD | Clock to Output Delay | | 25 | | 22 | | 15 | | | <b>t</b> SEL | Select to Output Delay | | 25 | | 20 | | 15 | | | <b>t</b> PW | Clock Pulse Width | 10 | | 10 | | 8 | | | | tsı | Instruction Setup Time | 13 | | 10 | | 6 | | | | <b>t</b> HI | Instruction Hold Time | 3 | | 3 | | 1 | | | | tsd | Data Setup Time | 13 | | 10 | | 6 | • | | | tHD | Data Hold Time | 3 | | 3 | | 1 | | | | tENA | Three-State Output Enable Delay (Note 11) | | 25 | | 21 | | 15 | | | tois | Three-State Output Disable Delay (Note 11) | | 25 | | 15 | | 12 | | | MILITARY OPERATING RANGE (-55°C to +125°C) Notes 9, 10 (ns) | | | | | | | | |-------------------------------------------------------------|--------------------------------------------|---------|-----|-----|-----|-----|-----| | | | LPR520- | | | | | | | | | 30 | | 24 | | 18 | | | Symbol | Parameter | Min | Max | Min | Max | Min | Max | | tPD | Clock to Output Delay | | 30 | | 24 | | 18 | | tSEL | Select to Output Delay | | 30 | | 22 | | 18 | | tpw | Clock Pulse Width | 15 | | 10 | | 9 | | | tsı | Instruction Setup Time | 15 | | 10 | | 8 | | | tHI | Instruction Hold Time | 5 | | 3 | _ | 2 | | | tsD | Data Setup Time | 15 | | 10 | | 8 | | | tHD | Data Hold Time | 5 | | 3 | | 2 | | | tENA | Three-State Output Enable Delay (Note 11) | | 25 | | 22 | | 16 | | tois | Three-State Output Disable Delay (Note 11) | | 20 | | 16 | | 13 | DEVICES INCORPORATED #### 4 x 16-bit Multilevel Pipeline Register #### HOTES - 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability. - 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values. - 3. This device provides hard clamping of transient undershoot and overshoot. Input levels below ground or above VCC will be clamped beginning at –0.6 V and VCC + 0.6 V. The device can withstand indefinite operation with inputs in the range of –0.5 V to +7.0 V. Device operation will not be adversely affected, however, input current levels will be well in excess of 100 mA. - 4. Actual test conditions may vary from those designated but operation is guaranteed as specified. - 5. Supply current for a given application can be accurately approximated by: NCV<sup>2</sup>F where N = total number of device outputs C = capacitive load per output V = supply voltage F = clock frequency - 6. Tested with all outputs changing every cycle and no load, at a 5 MHz clock rate. - 7. Tested with all inputs within 0.1 V of **V**CC or Ground, no load. - 8. These parameters are guaranteed but not 100% tested. 9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended: - a. A $0.1\,\mu F$ ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common. - b. Ground and VCC supply planes must be brought directly to the DUT socket or contactor fingers. - c. Input voltages should be adjusted to compensate for inductive ground and VCC noise to maintain required DUT input levels relative to the DUT ground pin. - 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time. - 11. For the tena test, the transition is measured to the 1.5 V crossing point with datasheet loads. For the tDIS test, the transition is measured to the $\pm 200$ mV level from the measured steady-state output voltage with $\pm 10$ mA loads. The balancing voltage, VTH, is set at 3.5 V for Z-to-0 and 0-to-Z tests, and set at 0 V for Z-to-1 and 1-to-Z tests. - 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current. 5 DEVICES INCORPORATED ### 4 x 16-bit Multilevel Pipeline Register | Speed | Plastic DIP<br>(P3) | Ceramic DIP<br>(C11) | Plastic J-Lead Chip Carrier (J1) | Ceramic Leadless<br>Chip Carrier (K2) | |-------|-----------------------|----------------------|----------------------------------|---------------------------------------| | | | | | | | 25 ns | LPR520PC25 | | LPR520JC25 | | | 22 ns | LPR520PC22 | | LPR520JC22 | | | 15 ns | LPR520PC15 | | LPR520JC15 | | | | -58°C to +128°C Comm | | | | | | -85°C to +125°C WIL-1 | | | | | 30 ns | ··· | LPR520CMB30 | | LPR520KMB30 | | 24 ns | | LPR520CMB24 | 1 | LPR520KMB24 | | 18 ns | | LPR520CMB18 | | LPR520KMB18 | | | | | | |