# **Advance Information** December 1993 #### DESCRIPTION The SSI 32C9302 is an advanced CMOS VLSI device which integrates major portions of the hardware needed to build an ATA disk drive. The SSI 32C9302 can operate on 3.3V or 5V allowing use in 3.3V, 5V, or dual voltage disk drives. The 32C9302 has a dual bit NRZ interface to allow interfacing with channel ICs supporting this interface. The 32C9302 also supports serial NRZ mode to allow interfacing with ICs supporting this interface. The circuitry of the SSI 32C9302 includes a complete ATA interface, an advanced buffer manager, a high performance disk formatter and an 88-bit Reed-Solomon ECC with fast "on-the-fly" hardware correction. The SSI 32C9302 provides maximum performance while minimizing micro controller intervention. When operating in a 3.3V environment, the SSI 32C9302 is capable of concurrent transfers of up #### **FEATURES** - ATA Interface - Single Chip PC AT Controller - Full ANSI ATA Compliance - Direct PC Bus connection with on board 16 mA (24 mA @ 5V) drivers - PC transfers to 4 (6.7 @ 5V) megawords per second - Supports PIO, DMA and Multiword DMA (EISA Class B Demand DMA) - Logic for daisy chaining 2 drives - Operates as Master, Slave or both - Automatic command decoding of Write, Write Long, Write DMA, Write Multiple, Write Buffer and Format commands - Hardware Support for Write Multiple and Read Multiple Commands (continued) ## **BLOCK DIAGRAM** (continued) #### **DESCRIPTION** (continued) to 48 Mbit/s on the disk interface and 4 megawords (16-bit transfers) per second across the ATA bus. In a 5V environment, the SSI 32C9302 is capable of concurrent transfers of up to 48 Mbit/s on the disk interface and 6.7 megawords per second across the ATA bus. In addition, on-the-fly error corrections and micro controller accesses to the buffer memory will not degrade the throughput during transfers. The SSI 32C9302 is one of a family of Silicon Systems' single chip disk controllers which support ATA, SCSI and PCMCIA device interfaces. The 32C9301 is another 3.3/5V dual voltage ATA controller and is contained in a 100-lead TQFP, but does not support all of the features of the SSI 32C9302. The SSI 32C9001 is a 5V only version of the SSI 32C9301 which is 100% firmware and pinout compatible. The SSI 32C9003 is firmware and pinout compatible with the SSI 32C9302. but is a 5V only part with disk data rates to 80 Mbit/s. The SSI 32C9020, SSI 32C9022 and SSI 32C9023 family members are SCSI disk controllers. The SSI 32C9340 disk controller completes the family providing a PCMCIA/ATA compliant interface. The SSI 32C9340 controller operates in either a 3.3V or 5.0V environment. All members are based on a common architecture allowing major portions of firmware to be reused. The Silicon Systems' chip family is illustrated in hierarchy chart shown in Figure 1. The high level of integration within the SSI 32C9302 represents a major reduction in parts count. When the SSI 32C9302 ATA Controller is combined with the SSI 32R2300 Read/Write device, the SSI 32P4342 Pulse Detector with 1,7 ENDEC, the 32H6300 Servo and Motor Speed Controller, an appropriate micro controller and memory a complete, cost efficient, high performance intelligent drive solution is created. #### FEATURES (continued) - ATA Interface (continued) - Automatic updates of the host task file registers in both Cyl/Hd/Sec and LBA modes - Automatic Multi-Sector data transfers without microprocessor intervention - Automatic Host Interrupt and Busy for multiple sector transfers integrated with buffer streaming logic - 16-byte FIFO to improve performance - Separate host interface VDD to allow 3.3V drives to plug into 5V systems - Power management, including power down of I/O pins #### Buffer Manager - Direct support of DRAM or SRAM - SRAM: up to 256k bytes of memory with throughput to 14 (20 @ 5V) MB/s - DRAM: up to 1 megabyte of memory with throughput to 12 (17.78 @ 5V) MB/s - Programmable memory timing - Buffer RAM segmentation with flexible segment sizes from 256 bytes to 1 megabyte - Dedicated host, disk and microprocessor address pointers - Buffer Streaming with internal buffer protection circuit providing buffer integrity #### Disk Formatter - Dual Bit NRZ interface supporting data rates to 48 Mbit/s - Single Bit NRZ supporting data transfer rates to 32 Mbit/s (48 @ 5V) - Automatic multi-sector transfer - Header or microprocessor based split data field support - Advanced sequencer organized in 31 x 5 bytes - 88-bit Reed Solomon ECC with "on-the-fly" fast hardware correction circuitry - Capable of correcting up to four 10-bit symbols in error - Guaranteed to correct one 31-bit burst or two 11-bit bursts - Hardware on-the-fly correction of an 11-bit single burst error within a half sector time - Detects up to one 51-bit burst or three 11-bit bursts #### Microprocessor Interface - Supports both multiplexed or non-multiplexed microprocessors - Separate or combined host and disk interrupts #### Other Features - Internal power down modes - Automatic power supply level detection - Conforms to JEDEC 3.3V specifications - TTL compatible input receivers at 3.3V or 5V - Available in 120-lead TQFP, 128-Lead QFP, and 128-Lead TQFP packages #### **FUNCTIONAL DESCRIPTION** The SSI 32C9302 contains the following four major functional blocks: Microprocessor Interface ATA Interface Disk Formatter **Buffer Manager** The Microprocessor Interface allows the local microprocessor access to all of the SSI 32C9302 internal control registers and any location within the buffer memory. The microprocessor, by writing and reading the internal registers, can control all activities of the SSI 32C9302. The microprocessor can elect to perform host and/or disk operations directly, or it can enable the advanced features of the SSI 32C9302 which can perform these operations automatically. The ATA Interface block handles all PC AT bus activities. The ATA interface includes 16 mA (24 mA @ 5V) drivers allowing for direct connection of the SSI 32C9302 to the PC AT bus. The ATA interface block is highly automated, capable of performing multiple block transfers without micro controller involvement. The ATA block interfaces directly with the Buffer Manager via an internal speed matching FIFO. This FIFO, the bandwidth capabilities of the Buffer Manager, plus the advanced features of the ATA Interface guarantee sustained full speed transfers across the PC AT bus. The Disk Formatter performs the serialization and descrialization of data. If provides all of the necessary functions to control track formatting, header search, and the reading and writing of data. The heart of the Disk Formatter is an advanced programmable sequencer. The sequencer can contain 31 instructions. each of which is 5 bytes (40 bits) in width. The width of the instructions allows for sophisticated branching techniques which increases the flexibility and power of the sequencer. The disk interface can be configured through a wide range of capabilities. This allows the SSI 32C9302 to interface with nearly any read/write channel and allows the user of the SSI 32C9302 to select the read/write channel best suited to the device. Of course, by selecting the SSI 32C9302 controller and the SSI 32P4342 Read Channel with 1.7 ENDEC. you are guaranteed a problem free interface. Within the Disk Formatter are the ECC generator/checker and ECC corrector. The generator/checker provides the ability to generate or check a 16-bit CRC for headers and an 88-bit Reed Solomon code for data. If the checker detects an error using the 88-bit Reed Solomon code, the syndrome information is transferred into the corrector. The corrector then performs the necessary operations to determine if the error was FIGURE 1: Silicon Systems' Disk Controller Chip Hierarchy #### FUNCTIONAL DESCRIPTION (continued) correctable and, if it was correctable, the corrector interfaces directly with the buffer controller and performs the correction automatically. The corrector performs its correction within one half of a sector. This guarantees that the corrector will always be available to correct the next sector if necessary. The Buffer Manager manages the data buffer of the controller. The Buffer Manager can support either SRAM or DRAM. When configured to operate with DRAM, the Buffer Manager automatically performs necessary refresh cycles. The Buffer Manager creates all of the necessary timing and control signals for a wide range of memory types and speeds. Besides interfacing with the buffer memory, the Buffer Manager interfaces with the ATA Interface block, the Disk Formatter block, the ECC corrector and the microprocessor. If more than one of these devices requires access to the buffer memory, the Buffer Manager arbitrates the requests automatically. The Buffer Manager of the SSI 32C9302 can sustain ATA operations at the rate of 4 (6.7 @ 5V) megawords per second, Disk Formatter operations at 48 Mbit/s and still has sufficient band width left to handle on-the-fly ECC corrections and microprocessor accesses without degrading performance on any of the interfaces. #### PIN DESCRIPTION The following convention is used in the pin description: - (I) denotes an input - (O) denotes an output - (I/O) denotes a bidirectional signal - (Z) denotes a tri-state output - (OD) denotes an open drain output Active low signals are denoted by a bar on top of the signal name and dual function pins are denoted with a slash between the two signals — AMD/SECTOR. #### **GENERAL** | NAME | TYPE | DESCRIPTION | |------|------|------------------| | VDD | | POWER SUPPLY PIN | | GND | | GROUND | #### **HOST INTERFACE** | A(2:0) | 1 | HOST ADDRESS LINES. The Host Address lines A(2:0) are used to access the various PC/AT control/status, and data registers. | |--------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HCS1 | 1 | HOST CHIP SELECT 1. This pin selects access to the control block task file registers. | | HCS0 | 1 | HOST CHIP SELECT 0. This pin selects access to the command block task file registers. | | IOCS16 | OD | 16-BIT DATA TRANSFER. An open drain active low output that indicates that a 16-bit buffer transfer is active. | | IRQ | O,Z | HOST INTERRUPT. Asserted active high to indicate to the Host that the controller needs attention. | | IORDY | O,Z | I/O CHANNEL READY. This signal is asserted low to extend host transfer cycles when the controller is not ready to respond. This pin will be tristated when a read or write is not in progress. | ## **HOST INTERFACE** (continued) | NAME | TYPE | DESCRIPTION | |-----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DREQ | O,Z | DMA REQUEST. The active high DMA Request signal is used during DMA transfer between the Host and the controller. | | DACK | I | DMA ACKNOWLEDGE. This active low signal is used during DMA to complete the DMA handshake for data transfer between the host and the controller. | | IOR | 1 | I/O READ. This active low pin is asserted by the Host during a Host read operation. When asserted with HCSO, HCS1, or DACK, data from the device is enabled onto the host data bus. | | īow | 1 | I/O WRITE. Asserted active low by the HOST during a HOST write operation. When asserted with HCSO, HCS1, or DACK, data from the host data bus is strobed into the device. | | HRESET | 1 | HOST RESET. This active low signal stops all commands in progress and initializes the control/status registers — This signal can also "wake up" the device while it is in power down mode. | | HDB(15:0) | 1/0 | HOST DATA BUS. These bits are used for word transfers between the Buffer Memory and the Host; bits (7:0) are used for status, commands, or ECC byte transfers. | | DASP | I,OD | DRIVE ACTIVE/DRIVE 1 PRESENT. This is a time-multiplexed signal which indicates that a drive is active, or that Drive 1 is present. | | PDIAG | I,OD | PASSED DIAGNOSTICS. This signal is an output when configured as Drive 1 and an input when configured as Drive 0. | #### **DISK INTERFACE** | INDEX | I | INDEX. This input is a pulse that occurs once per revolution and defines the start of first sector. | |----------------|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OUTPUT | 0 | DISK SEQUENCER OUTPUT. This pin is controlled by bit 2 of the control field of the disk sequencer. | | INPUT | 1 | INPUT. This signal is used to synchronize the disk sequencer to an external event. | | AMD/<br>SECTOR | 1 | ADDRESS MARK DETECT/SECTOR. This pin is configured to operate in Hard or Soft Sector mode by initializing the Disk Formatter Mode Control Register: 4FH, bit 1. In the hard sector mode it is used as the sector input — a pulse on this pin indicates a sector mark is found. | | | | In the soft sector mode, an active low input indicates an address mark was detected. The device powers up in soft sector mode. | | RG | 0 | READ GATE. This active high output enables the reading of the disk. It is asserted at the beginning of the PLO for header and data field by the sequencer—sequencer Control Field bits 5 and 6. It is automatically deasserted at the end of the CRC or ECC. | ## PIN DESCRIPTION (continued) #### DISK INTERFACE | NAME | TYPE | DESCRIPTION | |---------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WG | 0 | WRITE GATE. This active high output enables writing onto the disk. It is asserted and deasserted by the sequencer Control Field bits 5 and 6. | | RRCLK | ı | READ REFERENCE CLOCK. This pin is used in conjunction with the NRZs pin to clock data in. It is also used as a clock for the disk sequencer and is used to generate WCLK. | | WCLK | 0 | WRITECLOCK. This signal clocks the NRZ data out. | | NRZ0, 1 | 1/0 | NON RETURN TO ZERO. These signals are the read data input 0 and 1 from the disk drive when the read gate signal is asserted; it is the write data output to the disk drive when the write gate signal is asserted. NRZ1 is the most significant bit. | | FAULT | | Fault: Asserting this pin causes the disk sequencer to stop immediately. | ## MICROPROCESSOR INTERFACE | | | · · · · · · · · · · · · · · · · · · · | | | | | | |--------|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | RST | 1 | RESET. An asserted active low input generates a component reset that holds the internal registers of the controller at reset, stops all operations within the chip, and deasserts all output signals. All input/output signals and Host outputs are set to the high-Z state. | | | | | | | ALE | 1 | ADDRESS LATCH ENABLE/Multiplexed or Non-multiplexed address select: If this input is constantly low, the microprocessor interface is configured with non-multiplexed address and data busses. If this input is ever high, the microprocessor interface is configured with a multiplexed address and data bus. In this case, this pin functions as the address latch enable, and the latched address is output on the MA(7:0) pins. | | | | | | | CS | ı | CHIP SELECT. This signal must be asserted high for all microprocessor accesses to the registers of this chip. | | | | | | | WŘ/R/W | 1 | WRITE STROBE/READ/WRITE. When the Intel bus control interface is selected, this signal acts as the $\overline{WR}$ signal. When the Write strobe signal is asserted low and the CS signal is asserted high, the data on the AD lines will be written to the register. | | | | | | | | | When the Motorola bus control interface is selected, this signal acts as the R/ $\overline{W}$ signal. A high on this input along with the $\overline{RD}/\overline{DS}$ signal asserted and the CS signal asserted high indicates a read operation. A low on this input along with the $\overline{RD}/\overline{DS}$ signal asserted and the CS signal asserted high indicates a write operation. | | | | | | #### MICROPROCESSOR INTERFACE (continued) | MICROPROCESSO | , | | |---------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | TYPE | DESCRIPTION | | RD/DS | 1 | READ STROBE/DATA STROBE. When the Intel bus control interface is selected, this signal acts as the $\overline{\text{RD}}$ signal. When the read strobe signal is asserted low and the CS signal is asserted high, the data from the specified register will be driven onto the AD signals. | | | | When the Motorola bus control interface is selected, this signal acts as the DS signal. A high on the R/W signal along with this signal asserted and the CS signal asserted high indicates a read operation. A low on the R/W signal along with this signal asserted and the CS signal asserted high indicates a write operation. | | DINT/INT | O, OD | DISK INTERRUPT. This signal is an interrupt line to the microprocessor. It is the combined interrupt line of the disk side and host side interrupts when pin READY/AINT is programmed as Ready; otherwise, it only signals the occurrence of disk side interrupt events. This signal is programmable for either a push-pull or open-drain output circuit. This signal powers up in the high-Z state. | | AD(7:0) | 1/0 | ADDRESS/DATA BUS. When configured in the Multiplexed mode, these lines are multiplexed, bidirectional data path to the microprocessor. During the beginning of the memory cycle the bus captures the low order byte of the microprocessor address. These lines provide communication with the controller device's internal registers and the buffer memory. | | | | When configured in the Non-multiplexed mode, these lines are bidirectional data lines. | | MA(7:0) | I/O | MICROPROCESSOR ADDRESS BUS: This 8-bit output bus is the AD(7:0) bus latched by the ALE pin during the low order address phase of a Multiplexed type microprocessor cycle. These signals are non-multiplexed address input when used with a Non-multiplexed microprocessor. | | READY/AINT | O, OD | READY/HOST SIDE INTERRUPT: When programmed as the Ready function, this signal is deasserted low for the microprocessor to insert wait states to allow time for the chip to respond to the access. When programmed as the host side interrupt, this pin interrupts the microprocessor when there is a host related interrupt event. The interrupt signal is programmable for either a pushpull or open-drain output circuit. This signal powers up as the 'Ready' function. | ## PIN DESCRIPTION (continued) ## **BUFFER MANAGER INTERFACE** | NAME | TYPE | DESCRIPTION | |-------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BA(15:0) | 0 | BUFFER MEMORY ADDRESS LINES 15 through 0. These sixteen outputs provide address lines for the dynamic memory or static memory chips used to implement the buffer memory. | | BA16/RAS | 0 | BUFFER MEMORY ADDRESS 16: In SRAM mode, this pin generates the address: A16 for direct connection to a Static RAM address line 16. | | | | BUFFER ROW ADDRESS STROBE: This active low output signal is generated to strobe the row — high order — address into the dynamic RAMs. It is intended to be directly tied to the RAMs input control pin. | | BA17/CAS/MS | 0 | BUFFER MEMORY ADDRESS 17/COLUMN ADDRESS STROBE/MEMORY SELECT: This signal is used for addressing the buffer memory in SRAM mode or as the column address strobe in DRAM mode. When configured as $\overline{\text{MS}}$ this signal is active during both buffer memory reads and buffer memory writes. After $\overline{\text{RST}}$ is asserted, this signal will be high. | | BD(7:0) | 1/0 | BUFFER MEMORY DATA BUS. 7 through 0. The bidirectional Data Bus connects directly to the buffer memory. This bus is designed for high speed data transfer. | | BDP | 1/0 | BUFFER MEMORY PARITY: This bit is the parity value for BD(7:0). | | MOE/MS | 0 | MEMORY OUTPUT ENABLE/MEMORY SELECT. When configured as MOE, this signal is active during buffer memory reads. When configured as MS, this signal is active during both buffer memory reads and buffer memory writes. The timing of the MS signal follows that of the address pins. | | WE | 0 | WRITE ENABLE. This active low output signal is used to strobe the data into the RAMs from the Data bus. For both buffer memory applications, this line is tied directly to the SRAM or DRAM control pin. | | SYSCLK | I | SYSTEM CLOCK. This signal is used to synchronize the buffer RAM access, including the generation of memory address lines, write enable WE, and memory output enable MOE. In power down mode, this signal is shut off from the internal logic and hence buffer memory access is inhibited. | #### **ELECTRICAL SPECIFICATIONS** #### **ABSOLUTE MAXIMUM RATINGS** Maximum limits indicate where permanent device damage occurs. Continuous operation at these limits is not intended and should be limited to those conditions specified in the DC operating characteristics. | PARAMETER | RATING | |---------------------------|--------------------| | Power Supply Voltage, VCC | 7V | | Ambient Temperature | 0 to 70°C | | Storage Temperature | -65 to 150°C | | Power Dissipation | 750 mW | | Input, Output pins | -0.5 to VCC + 0.5V | #### **ELECTRICAL CHARACTERISTICS** | PARAI | METER | CONDITIONS | MIN<br>3.3V | MAX<br>3.3V | MIN<br>5V | MAX<br>5V | UNIT | |-------|-----------------------|----------------|-------------|-------------|-----------|-----------|------| | VDD | Power Supply Voltage | | 3 | 3.6 | 4.5 | 5.5 | V | | IDD | Supply Current | - | 1 | 30 | | 50 | mA | | IDDS | Standby Current | Note 1 | | 250 | | 250 | μΑ | | VIL | Input Low Voltage | | -0.5 | 0.8 | -0.5 | 0.8 | ٧ | | VIH | Input High Voltage | Except RST pin | 2 | VCC + 0.5 | 2 | VCC + 0.5 | ٧ | | VIH | Input High Voltage | RST pin | 2 | VCC + 0.5 | 3.9 | VCC + 0.5 | ٧ | | VOL | Output Low Voltage | Note 2 | | 0.4 | | 0.4 | ٧ | | VOL | Output Low Voltage | Note 3 | | 0.5 | | 0.5 | ٧ | | VOH | Output High Voltage | IOH = -400 μA | 2.15 | | 2.4 | | ٧ | | IL | Input Leakage Current | 0 < VIN < VCC | -10 | 10 | -10 | 10 | μΑ | | CIN | Input Capacitance | | | 10 | | 10 | pF | | COUT | Output Capacitance | | | 10 | | 10 | pF | Note: (1) Synchronization and Clock Control Register, 7FH: bits 3 and 4 set. RRCLK and SYSCLK internally inhibited. - (2) All interface pins except Host Interface pins. IQL = 2 mA. - (3) Host Interface pins, IOL = 16 mA @ 3.3V, IOL = 24 mA @ 5.0V. ## ELECTRICAL SPECIFICATIONS (continued) ## MICROPROCESSOR INTERFACE TIMING PARAMETERS ## Multiplexed Bus Interface Timings (Figures 2, 3, 4, 5) | PARAM | METER | CONDITIONS | MIN<br>3.3V | MAX<br>3.3V | MIN<br>5V | MAX<br>5V | UNIT | |-------|-------------------------------------------------------|--------------------|-------------|-------------|-----------|-----------|----------| | Та | ALE Width | | 20 | | 20 | | ns | | Tma | Address valid to MA (7:0) valid | | | 45 | | 30 | ns | | Tr | RD Width | | 80 | | 80 | | ns | | As | Address valid to ALE ↓ | [ | 5 | | 5 | | ns | | Ah | ALE ↓ to address invalid | | 10 | | 10 | | ns | | Cs | CS valid to RD ↓ or DS ↓ | | 20 | | 20 | | ns | | Ch | RD ↑ or DS ↑ to CS ↓ | | 0 | | 0 | | ns | | Tda | RD ↓ or DS ↓ to read data valid | Except Read of WCS | | 40 | | 30 | ns | | Tda | RD ↓ or DS ↓ to read data valid | Read of WCS | | 60 | | 50 | ns | | Tds | DS width | | 80 | | 80 | | ns | | Tdh | RD ↑ to or DS ↑ read data invalid | | 0 | 25 | 0 | 25 | ns | | Tsrw | R/ <del>W</del> valid to <del>DS</del> ↓ | | 20 | | 20 | | ns | | Thrw | DS ↑ to R/W invalid | | 20 | | 20 | | ns | | Tdrdy | RD ↓ to READY ↓ (Intel) or DS ↓ to READY ↓ (Motorola) | | | 45 | | 30 | ns<br>ns | | Wds | Write data valid to WR ↑ or DS ↑ | | 40 | | 40 | | ns | | Wdh | WR ↑ or DS ↑ to write data invalid | | 10 | | 10 | | ns | ## Non-Multiplexed Bus Interface Timings (Figure 6) | Tmas | MA (7:0) valid to <del>DS</del> ↓ | | 5 | | 5 | | ns | |-------|------------------------------------|----------------------|----|----|----|----|----| | Tmah | DS ↑ to MA (7:0) invalid | | 5 | | 5 | | ns | | Cs | CS valid to <del>DS</del> ↓ | | 20 | | 20 | | ns | | Ch | DS ↑ to CS ↓ | | 0 | | 0 | | ns | | Tda | RD ↓ or DS ↓ to read data valid | Except Read of WCS | | 40 | | 30 | ns | | Tda | RD ↓ or DS ↓ to read data valid | Read of WCS | | 60 | | 50 | ns | | Tds | DS width | | 80 | | 80 | | ns | | Tdh | DS ↑ to read data invalid | • | 0 | 25 | 0 | 25 | ns | | Tsrw | R/W valid to DS ↓ | | 20 | | 20 | | ns | | Thrw | DS ↑ to R/W invalid | | 20 | | 20 | | ns | | Tdrdy | DS ↓ to READY ↓ (Motorola) | | | 45 | | 30 | ns | | Wds | Write data valid to WR ↑ or DS ↑ | | 40 | | 40 | | ns | | Wdh | WR ↑ or DS ↑ to write data invalid | | 10 | | 10 | | ns | | Note: | (1) Loading capacitor = 30 pF | | | | | | | | | (2) ↑ indicates rising edge ↓ ind | dicates falling edge | | | | | | FIGURE 2: Intel Register Multiplexed Read Timing FIGURE 3: Motorola Register Multiplexed Read Timing FIGURE 4: Intel Register Multiplexed Write Timing FIGURE 5: Motorola Register Multiplexed Write Timing FIGURE 6: Non-Multiplexed Bus Timing Diagrams FIGURE 7: Disk Interface Timing ## **ELECTRICAL SPECIFICATIONS** (continued) ## MICROPROCESSOR INTERFACE TIMING PARAMETERS Disk Read/Write Timing (Figure 7) | PARAN | METER | CONDITIONS | MIN<br>3.3V | MAX<br>3.3V | MIN<br>5V | MAX<br>5V | UNIT | |-------|--------------------------------------------|------------|-------------|-------------|-----------|-----------|------| | Trrc | RRCLK period (dual bit) | | 41 | | 41 | | ns | | Trrc | RRCLK period (single bit) | | 31 | | 20.8 | | ns | | Trrcl | RRCLK low time (dual bit) | | 16 | | 16 | | ns | | Trrcl | RRCLK low time (single bit) | | 12 | | 12 | | ns | | Trrch | RRCLK high time (dual bit) | | 16 | | 16 | | ns | | Trrch | RRCLK high time (single bit) | | 12 | | 12 | | ns | | Dis | NRZ in valid to RRCLK high | | 5 | | 3 | | ns | | Dih | RRCLK high to NRZ in invalid | | 5 | | 3 | | ns | | As | AMD valid to RRCLK high (soft sector only) | | 5 | | 3 | | ns | | Dv | RRCLK high to NRZ1, NRZ0 out valid | | | 27 | | 18 | ns | | Dvw | WCLK low to NRZ1, NRZ0 out valid | | -3 | +3 | -3 | +3 | ns | | Trwl | RRCLK high to WCLK low | | | 27 | | 18 | ns | | Trwh | RRCLK low to WCLK high | | · | 27 | | 18 | ns | | Twckh | WCLK high time (dual bit) | · | 12 | | 12 | | ns | | Twckh | WCLK high time (single bit) | 1 | 9 | | 9 | | ns | | Twckl | WCLK low time (dual bit) | | 12 | | 12 | | ns | | Twckl | WCLK low time (single bit) | | 9 | | 9 | | ns | | Note: | Loading capacitance = 10 pF | | • | • | • | - | | ## **BUFFER MEMORY READ/WRITE TIMING PARAMETERS (Figures 8 through 13)** | PARA | METER | CONDITIONS | MIN<br>3.3V | MAX<br>3.3V | MIN<br>5V | MAX<br>5V | UNIT | |--------------|--------------------------------------------------------------|--------------|-------------|-------------|-----------|-----------|------| | Т | SYSCLK period | | 35 | | 25 | | ns | | T <b>1</b> 2 | SYSCLK highTlow time | | 12 | | 10 | | ns | | Tav | SYSCLK ↑ to address valid | (Note 1) | | 30 | | 18 | ns | | Tmsv | SYSCLK ↑ to MS↓ | (Notes 1, 6) | | 30 | | 18 | ns | | Tmsh | SYSCLK ↑ to MS↑ | (Note 1) | | 30 | | 18 | ns | | Tmv | SYSCLK ↑ to MOE↓ | (Note 1) | | 30 | | 18 | ns | | Tmh | SYSCLK ↑ to MOE↑ | (Note 1) | | 30 | | 18 | ns | | Twv | SYSCLK ↑ to WE↓ | (Note 1) | | 30 | | 18 | ns | | Twh | SYSCLK ↑ to WE↑ | (Note 1) | | 30 | | 18 | ns | | Tdov | SYSCLK to data out valid | (Note 1) | | 30 | | 18 | ns | | Tdoh | SYSCLK to data out invalid | (Note 1) | | 30 | | 18 | ns | | Tdis | Data in valid to MOE↑ (SRAM) Data in valid to CAS↑ (DRAM) | | 5 | | 5 | | ns | | Tdih | MOE↑ to data in valid (SRAM)<br>CAS↑ to data in valid (DRAM) | | 0 | | 0 | | ns | | Trv | SYSCLK ↑ to RAS↓ | (Note 1) | | 30 | | 18 | ns | | Trh | SYSCLK ↑ to RAS↑ | (Note 1) | | 30 | | 18 | ns | | Trav | SYSCLK to row address valid | (Note 1) | | 30 | | 18 | ns | | Trah | SYSCLK ↑ to row address invalid | (Note 1) | | 30 | | 18 | ns | | Tcv | SYSCLK ↑ to CAS↓ | (Note 1) | | 30 | | 18 | ns | | Tch | SYSCLK ↑ to CAS↑ | (Note 1) | | 30 | | 18 | ns | | Tcav | SYSCLK ↑ to column address valid | (Note 1) | | 30 | | 18 | ns | | Tcah | SYSCLK ↑ to column address invalid | | 0 | <u> </u> | 0 | | ns | ## **ELECTRICAL SPECIFICATIONS** (continued) ## BUFFER MEMORY READ/WRITE FUNCTIONAL PARAMETERS (Figures 8 through 13) (continued) | PARAM | ETER | CONDITIONS | TYPICAL | UNIT | | | |---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|---------------------------|-----------|--|--| | Trwl | RAS↓ to RAS↑ | Notes 2, 3 | (RWL + 3)•T | ns | | | | Trwh | RAS↑ to RAS↓ | Notes 2, 4 | (RWH + 1)•T | ns | | | | Tcwl | CAS↓ to CAS↑ | Note 2 | (CWL + 1)•T | ns | | | | Tcwh | CAS↑ to CAS↓ | Notes 2, 5 | (CWL + 1)•T | ns | | | | Notes: | Loading capacitance = 30 pF | | | | | | | Note 1: | The measured delay for any of the sign of any other signal indicated by this | | | red delay | | | | Note 2: | 2: RWL, RWH, CWL and CWH are fields in the Buffer Manager Timing Control Register (54H). Each is a two bit field which can contain a value of 0, 1, 2, or 3. These values determine the minimum number of SYSCLK periods (T) for the associated signal width. | | | | | | | Note 3: | The minimum width value of Trwl will be generated for refresh cycles and for any buffer memory access cycle except when multiple page mode accesses are performed. When multiple page mode accesses are performed, the width of the RAS low pulse is extended until the end of the last CAS low cycle. | | | | | | | Note 4: | The minumum value of Trwh will be generated whenever the Buffer Manager determines that a buffer request is pending at the completion of the current memory cycle and a page mode access can not be used because the needed location is not within the current page, or a new memory request is being processed. | | | | | | | Note 5: | The minumum value of Towh will be | e generated only betwee | n consecutive page mode a | ccesses. | | | | Note 6: | MS will rise only if the Buffer Manager determines that no additional requests for buffer access are pending. If the Buffer Manager determines that another access is to be made, MS is kept low between the accesses for improved speed. | | | | | | Note: Twba is a functional parameter that gives the duration of one RAM data buffer access cycle in SYSCLK periods. The value is programmed in bits 1-0 of register 54H. These examples show Twba = 4T. FIGURE 8: SRAM Read Timing FIGURE 9: SRAM Write Timing FIGURE 10: DRAM Timing, Refresh Cycle (Shown with WRL = 0) FIGURE 11: DRAM Timing, Standard Cycle (Shown with RWL = 0 and CWL = 0) FIGURE 12: DRAM Timing, Fast Page Cycles (Shown with RWL = 0, RWH = 0, CWL = 0 and CWH = 0) FIGURE 13: DRAM Timing (Showing the Relationship of RWL, RWH, CWL and CWH to overall timing) ## **ELECTRICAL SPECIFICATIONS** (continued) ## AT HOST INTERFACE TIMING PARAMETERS (Figures 14 through 16) | PARAMET | ER | CONDITIONS | MIN<br>3.3V | MAX<br>3.3V | MIN<br>5V | MAX<br>5V | UNIT | |------------|-----------------------------------------------|------------|-------------|-------------|-----------|-----------|------| | DREQL | DACK ↓ to DREQ ↓ | | | 50 | | 40 | ns | | DREQD | IOR ↓ or IOW ↓ to DREQ ↓ | | | 50 | | 40 | ns | | RDTA | IOR ↓ to HD(15:0) valid | | | 70 | | 50 | ns | | DMASET | DACK ↓ to IOW ↓ or IOR ↓ | | 0 | | 0 | | ns | | DMAHLD | IOR ↑ or IOW ↑ to DACK ↑ | | 0 | | 0 | | ns | | RDHLD | IOR ↑ to HD (15:0) hi-Z | | 2 | 20 | 2 | 20 | ns | | WDS | HD(15:0) setup to IOW ↑ | | 30 | | 30 | | ns | | WDHLD | HD(15:0) hold from IOW ↑ | | 10 | ĺ | 10 | | ns | | RWPULSE | IOR or IOW low pulse width | | 80 | | 80 | | ns | | RWH | IOR or IOW high pulse width | | 50 | | 50 | | ns | | CS16L | HCS0 ↓, A(2:0) ↓ or<br>HCS1 ↑ to IOCS16 ↓ | | | 30 | | 20 | ns | | IOCHL | IOR or IOW ↓ to IOCHRDY ↓ | | ** | 35 | | 25 | ns | | ADRSET | HCS0, A(2:0), HCS1<br>setup to IOR ↓ or IOW ↓ | | | | 25 | | ns | | ADRHLD | HCS0, A(2:0), HCS1 hold from IOR ↑ or IOW ↑ | | 5 | | 5 | | ns | | Note: Load | ing capacitance = 30 pF | | | | | , | | ## **FUNCTIONAL SPECIFICATION** | IOCHTW | IOCHRDY pulse width | | Δ | 5xBCLK | ٥ | 5xBCLK | ns | |------------|-----------------------|-----|---|--------|---|--------|-----| | 1 10011111 | 100111101 paide width | i e | " | JABOLK | | DABOLK | ''3 | FIGURE 14: Host DMA 8-16 Bit Interface Timing (Non-demand mode) FIGURE 15: Host Programmed I/O 8-16 Bit Timing FIGURE 16: Host DMA 8/16-Bit Interface Timing (Demand Mode) ## **ELECTRICAL SPECIFICATIONS** (continued) ## **POWER SUPPLY** | PARAMETER | | CONDITION | MIN | NOM | MAX | UNIT | |-----------|---------------------|-----------------------|-----|-----|-----|------| | Trpwl | RST pulse width low | NOT Power On<br>Reset | 500 | | | ns | | l | | Power On Reset | 7.5 | | | μs | FIGURE 17: RESET Assertion Timing CAUTION: Use handling procedures necessary for a static sensitive component. 120-Lead TQFP #### **PACKAGE PIN DESIGNATION** (Top View) CAUTION: Use handling procedures necessary for a static sensitive component, Advance Information: Indicates a product still in the design cycle, and any specifications are based on design goals only. Do not use for final design. No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders. Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680-7022 (714) 573-6000, FAX: (714) 573-6914