

1.0625 Gbits/sec Fibre Channel Transceiver

### Features

- ANSI X3T11 Fibre Channel Compatible 1.0625 Gbps Full-duplex Transceiver
- 10 Bit TTL Interface for Transmit and Receive Data
- Monolithic Clock Synthesis and Clock Recovery - No External Components
- 106.25 MHz TTL Reference Clock
- Low Power Operation 650 mW
- Suitable for Both Coaxial and Optical Link Applications
- 64 Pin, 10mm or 14mm PQFP
- Single +3.3V Power Supply

### **General Description**

The VSC7125 is a full-speed Fibre Channel Transceiver optimized for Disk Drive and other space constrained applications. It accepts 10-bit 8B/10B encoded transmit data, latches it on the rising edge of REFCLK and serializes it onto the TX PECL differential outputs at a baud rate which is ten times the REFCLK frequency. The VSC7125 also samples serial receive data on the RX PECL differential inputs, recovers the clock and data, deserializes it onto the 10-bit receive data bus, outputs two recovered clocks at one twentieth of the incoming baud rate and detects Fibre Channel "Comma" characters. The VSC7125 contains on-chip PLL circuitry for synthesis of the baud-rate transmit clock, and extraction of the clock from the received serial stream. These circuits are fully monolithic and require no external components.

# VSC7125 Block Diagram





Data Sheet VSC7125

### Functional Description

### **Clock Synthesizer**

The VSC7125 clock synthesizer multiplies the reference frequency provided on the REFCLK pin by 10 to achieve a baud rate clock at nominally 1.0625 GHz. The clock synthesizer contains a fully monolithic PLL which does not require any external components.

#### Serializer

The VSC7125 accepts TTL input data as a parallel 10 bit character on the T0:9 bus which is latched into the input latch on the rising edge of REFCLK. This data will be serialized and transmitted on the TX PECL differential outputs at a baud rate of ten times the frequency of the REFCLK input, with bit T0 transmitted first. User data should be encoded for transmission using the 8B/10B block code described in the Fibre Channel specification, or an equivalent, edge rich, DC-balanced code.

#### **Transmission Character Interface**

In Fibre Channel, an encoded byte is 10 bits and is referred to as a transmission character. The 10 bit interface on the VSC7125 corresponds to a transmission character. This mapping is illustrated below.

| Parallel Data Bits        | T9 | T8 | T7 | T6 | T5 | T4 | T3 | T2   | T1     | T0      |             |
|---------------------------|----|----|----|----|----|----|----|------|--------|---------|-------------|
| 8B/10B Bit Position       | j  | h  | g  | f  | i  | e  | d  | с    | b      | а       |             |
| Comma Character           | X  | X  | X  | 1  | 1  | 1  | 1  | 1    | 0      | 0       |             |
| $\uparrow$                |    |    |    |    |    |    |    |      |        |         |             |
| Last Data Bit Transmitted |    |    |    |    |    |    |    | Fire | st Dat | a Bit 🛛 | Fransmitted |

### Figure 1: Transmission Order and Mapping to Fibre Channel Character

#### **Clock Recovery**

The VSC7125 accepts differential high speed serial inputs on the RX+/RX- pins, extracts the clock and retimes the data. The serial bit stream should be encoded to provide DC balance and limited run length by a Fibre Channel compatible 8B/10B transmitter or equivalent. The VSC7125 clock recovery circuitry is completely monolithic and requires no external components. For proper operation, the baud rate of the data stream to be recovered should be within 0.01% of ten times the REFCLK frequency. For example if the REFCLK used is 106.25MHz, then the incoming serial baud rate must be 1.0625 gigabaud  $\pm 0.01\%$ .

#### Deserializer

The retimed serial bit stream is converted into a 10-bit parallel output character. The VSC7125 provides complementary TTL recovered clocks, RCLK and RCLKN, which are at one twentieth of the serial baud rate. This architecture is designed to simplify demultiplexing of the 10-bit data characters into a 20-bit halfword in the downstream controller chip. The clocks are generated by dividing down the high-speed clock which is phase locked to the serial data. The serial data is retimed by the internal high-speed clock, and deserialized. The



1.0625 Gbits/sec Fibre Channel Transceiver

resulting parallel data will be captured by the adjoining protocol logic on the rising edges of RCLK and RCLKN. In order to maximize the setup and hold times available at this interface, the parallel data is loaded into the output register at a point nominally midway between the transition edges of RCLK and RCLKN.

If serial input data is not present, or does not meet the required baud rate, the VSC7125 will continue to produce a recovered clock so that downstream logic may continue to function. The RCLK and RCLKN output frequency under these circumstances may differ from their expected frequency by no more than  $\pm 1\%$ .

#### Word Alignment

The VSC7125 provides 7-bit Fibre Channel comma character recognition and data word alignment. Word synchronization is enabled by asserting EN\_CDET HIGH. When synchronization is enabled, the VSC7125 constantly examines the serial data for the presence of the Fibre Channel "comma" character. This pattern is "0011111XXX", where the leading zero corresponds to the first bit received. The comma sequence is not contained in any normal 8B/10B coded data character or pair of adjacent characters. It occurs only within special characters, known as K28.1, K28.5 and K28.7, which is defined specifically for synchronization in Fibre Channel systems. Improper alignment of the comma character is defined as any of the following conditions:

- 1) The comma is not aligned within the 10-bit transmission character such that T0...T6 = "0011111"
- 2) The comma straddles the boundary between two 10-bit transmission characters.
- 3) The comma is properly aligned but occurs in the received character presented during the rising edge of RCLK rather than RCLKN.

When EN\_CDET is HIGH and an improperly aligned comma is encountered, the internal data is shifted in such a manner that the comma character is aligned properly in R0:9. This results in proper character and half-word alignment. When the parallel data alignment changes in response to an improperly aligned comma pattern, some data which would have been presented on the parallel output port may be lost. However, the synchroniza-tion character and subsequent data will be output correctly and properly aligned. When EN\_CDET is LOW, the current alignment of the serial data is maintained indefinitely, regardless of data pattern.

On encountering a comma character, COM\_DET is driven HIGH to inform the user that realignment of the parallel data field may have occurred. The COM\_DET pulse is presented simultaneously with the comma character and has a duration equal to the data, or half of an RCLK period. The COM\_DET signal is timed such that it can be captured by the adjoining protocol logic on the rising edge of RCLKN. Functional waveforms for synchronization are given in Figure 2 and Figure 3. Figure 2 shows the case when a comma character is detected and no phase adjustment is necessary. It illustrates the position of the COM\_DET pulse in relation to the comma character on R0:9. Figure 3 shows the case where the K28.5 is detected, but it is out of phase and a change in the output data alignment is required. Note that up to three characters prior to the comma character may be corrupted by the realignment process.







1.0625 Gbits/sec Fibre Channel Transceiver



# AC Characteristics

### Table 1: Transmit AC Characteristics

| Parameters                         | Description                                                         | Min           | Max        | Units | Conditions                                                                      |
|------------------------------------|---------------------------------------------------------------------|---------------|------------|-------|---------------------------------------------------------------------------------|
| T <sub>1</sub>                     | T0:9 Setup time to the rising<br>edge of REFCLK                     | 1.5           |            | ns.   | Measured between the valid<br>data level of T0:9 to the 1.4V<br>point of REFCLK |
| T <sub>2</sub>                     | T0:9 hold time after the rising edge of REFCLK                      | 1.0           | _          | ns.   |                                                                                 |
| T <sub>SDR</sub> ,T <sub>SDF</sub> | TX+/TX- rise and fall time                                          | _             | 300        | ps.   | 20% to 80%, 75 Ohm load to Vss, Tested on a sample basis                        |
| T <sub>LAT</sub>                   | Latency from rising edge of<br>REFCLK to T0 appearing on<br>TX+/TX- | 11bc - 1ns    |            | ns.   | bc = Bit clocks<br>ns = Nano second                                             |
|                                    | Transmit                                                            | ter Output Ji | tter Alloc | ation |                                                                                 |
| T <sub>rj</sub>                    | Serial data output random<br>jitter (RMS)                           |               | 20         | ps.   | RMS, tested on a sample basis<br>(refer to Figure 8)                            |
| T <sub>DJ</sub>                    | Serial data output<br>deterministic jitter (p-p)                    |               | 100        | ps.   | Peak to peak, tested on a sample<br>basis (refer to Figure 8)                   |



# Data Sheet VSC7125

#### Table 2: Receive AC Characteristics

| Parameters                      | Description                                                                                                              | Min.       | Max.       | Units | Conditions                                                                    |
|---------------------------------|--------------------------------------------------------------------------------------------------------------------------|------------|------------|-------|-------------------------------------------------------------------------------|
| T <sub>1</sub>                  | Data or COM_DET Valid<br>prior to RCLK/RCLKN<br>rise                                                                     | 4.0        |            | ns.   | Measured between the<br>1.4V point of RCLK or<br>RCLKN and a valid level      |
| T <sub>2</sub>                  | Data or COM_DET Valid<br>after RCLK or RCLKN<br>rise                                                                     | 3.0        |            | ns.   | of R0:9. All outputs<br>driving 10pF load.                                    |
| T <sub>3</sub>                  | Deviation of RCLK<br>rising edge to RCLKN<br>rising edge delay from<br>nominal.<br>$delay = \frac{f_{baud}}{10} \pm T_3$ | -500       | 500        | ps.   | Nominal delay is 10 bit<br>times. Tested on sample<br>basis                   |
| T <sub>4</sub>                  | Deviation of RCLK,<br>RCLKN frequency from<br>nominal.<br>$f_{RCLK} = \frac{f_{REFCLK}}{2} \pm T_4$                      | -1.0       | 1.0        | %     | Whether or not locked to serial data                                          |
| T <sub>R</sub> , T <sub>F</sub> | R0:9, COM_DET, RCLK,<br>RCLKN rise and fall time                                                                         |            | 2.4        | ns.   | Between $V_{il(max)}$ and $V_{ih(min)}$ , into 10 pf. load.                   |
| R <sub>lat</sub>                | Latency from RX to R0:9                                                                                                  | 15bc + 2ns | 34bc + 2ns |       | bc = Bit clock<br>ns = Nano second                                            |
| T <sub>LOCK</sub>               | Data acquisition lock time<br>@ 1.0625Gb/s                                                                               | _          | 2.4        | μs.   | 8B/10B IDLE pattern.<br>Tested on a sample basis                              |
| Receive Data<br>Jitter          | Receive Data Jitter Power<br>$\frac{1}{2 \times BitTime}$ $\int PhaseNoise$ 100KHz                                       | _          | 40         | ps.   | dBc, RMS for 10 <sup>-12</sup> Bit<br>Error Ratio Tested on a<br>sample basis |

Note: Probability of recovery for data acquisition is 95% per section 5.3 of the FC-PH rev. 4.3.



1.0625 Gbits/sec Fibre Channel Transceiver



### **Table 3: Reference Clock Requirements**

| Parameters                         | Description                                               | Min  | Max | Unit<br>s | Conditions                                                                                                    |
|------------------------------------|-----------------------------------------------------------|------|-----|-----------|---------------------------------------------------------------------------------------------------------------|
| FR                                 | Frequency Range                                           | 100  | 110 | MHz       | Range over which both transmit and<br>receive reference clocks on any link<br>may be centered                 |
| FO                                 | Frequency Offset                                          | -200 | 200 | ppm.      | Maximum frequency offset between<br>transmit and receive reference clocks<br>on one link                      |
| DC                                 | REFCLK duty cycle                                         | 30   | 70  | %         | Measured at 1.5V                                                                                              |
| T <sub>RCR</sub> ,T <sub>RCF</sub> | REFCLK rise and fall time                                 |      | 2.0 | ns.       | Between $V_{il(max)}$ and $V_{ih(min)}$                                                                       |
| REFCLK<br>Jitter                   | REFCLK Jitter Power<br>5MHz<br>$\int PhaseNoise$<br>100Hz |      | 2   | ps.       | dbc, RMS for FC compliant output data jitter                                                                  |
| REFCLK<br>Jitter                   | REFCLK Jitter Power<br>5MHz<br>$\int PhaseNoise$<br>100Hz |      | 40  | ps.       | dbc, RMS for 10 <sup>-12</sup> Bit Error Ratio<br>with zero length external path. Tested<br>on a sample basis |







1.0625 Gbits/sec Fibre Channel Transceiver



Random jitter (RJ) measurements performed according to Fibre Channel 4.3 Annex A, Test Methods, Section A.4.4. Measure standard deviation of all 50% crossing points. Peak to peak RJ is  $\pm$  7 sigma of distribution.

Deterministic jitter (DJ) measurements performed according to Fibre Channel 4.3 Annex A, Test Methods, Section A.4.3. Measure time of all the 50% points of all ten transitions. DJ is the range of the timing variations.

### Figure 9: Input Structures





Data Sheet VSC7125

| Parameters             | Description                                                 | Min  | Тур | Max  | Units | Conditions                                                                            |
|------------------------|-------------------------------------------------------------|------|-----|------|-------|---------------------------------------------------------------------------------------|
| V <sub>OH</sub>        | Output HIGH voltage (TTL)                                   | 2.4  |     |      | V     | I <sub>OH</sub> = -1.0 mA                                                             |
| V <sub>OL</sub>        | Output LOW voltage (TTL)                                    |      |     | 0.5  | V     | $I_{OL} = +1.0 \text{ mA}$                                                            |
| $\Delta V_{OUT75}^{1}$ | TX Output differential peak-<br>to-peak voltage swing       | 1200 | _   | 2200 | mVp-p | $\begin{array}{l} 75\Omega \text{ to } V_{DD}-2.0 \text{ V} \\ (TX+-TX-) \end{array}$ |
| $\Delta V_{OUT50}^{1}$ | TX Output differential peak-<br>to-peak voltage swing       | 1200 | _   | 2200 | mVp-p | $\begin{array}{l} 50\Omega \text{ to } V_{DD}-2.0 \text{ V} \\ (TX+-TX-) \end{array}$ |
| $\Delta V_{IN}^{1}$    | Receiver differential peak-to-<br>peak Input Sensitivity RX | 300  | _   | 2600 | mVp-p | Internally biased to Vdd/2<br>(RX+ - RX-)                                             |
| V <sub>IH</sub>        | Input HIGH voltage (TTL)                                    | 2.0  |     | 5.5  | V     |                                                                                       |
| V <sub>IL</sub>        | Input LOW voltage (TTL)                                     | 0    | _   | 0.8  | V     | _                                                                                     |
| I <sub>IH</sub>        | Input HIGH current (TTL)                                    | —    | 50  | 500  | μΑ    | V <sub>IN</sub> =2.4V                                                                 |
| I <sub>IL</sub>        | Input LOW current (TTL)                                     | —    | _   | -500 | μΑ    | V <sub>IN</sub> =0.5V                                                                 |
| V <sub>DD</sub>        | Supply voltage                                              | 3.14 | _   | 3.47 | V     | 3.3V±5%                                                                               |
| P <sub>D</sub>         | Power dissipation                                           | _    | 625 | 900  | mW    | Outputs open,<br>V <sub>DD</sub> = V <sub>DD</sub> max                                |
| I <sub>DD</sub>        | Supply Current                                              |      | 190 | 260  | mA    | Outputs open,<br>$V_{DD} = V_{DD} max$                                                |

### DC Characteristics (Over recommended operating conditions).

Note: (1) Refer to Application Note, AN-37, for differential measurement techniques.

# Absolute Maximum Ratings (1)

| Power Supply Voltage, (V <sub>DD</sub> ) | 0.5V to +4V                      |
|------------------------------------------|----------------------------------|
| DC Input Voltage (PECL inputs)           | 0.5V to $V_{DD}$ +0.5V           |
| DC Input Voltage (TTL inputs)            | -0.5V to 5.5V                    |
| DC Output Voltage (TTL Outputs)          | 0.5V to $V_{DD} + 0.5V$          |
| Output Current (TTL Outputs)             | +/-50mA                          |
| Output Current (PECL Outputs)            | +/-50mA                          |
| Case Temperature Under Bias              | 55° to +125°C                    |
| Storage Temperature                      | $65^{\circ}C$ to $+150^{\circ}C$ |
| Maximum Input ESD (Human Body Model)     | 1500 V                           |

# **Recommended Operating Conditions**

| Power Supply Voltage, (V <sub>DD</sub> ) | +3.3V±5% |
|------------------------------------------|----------|
| Operating Temperature Range              |          |

Notes:

(1) CAUTION: Stresses listed under "Absolute Maximum Ratings" may be applied to devices one at a time without causing permanent damage. Functionality at or above the values listed is not implied. Exposure to these values for extended periods may affect device reliability.



1.0625 Gbits/sec Fibre Channel Transceiver



#### **Table 4: Pin Identification**

| Pin #                   | Name     | Description                                                                                                                                                                   |
|-------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2-4, 6-9,<br>11-13      | T0:9     | INPUTS - TTL<br>10-bit transmit character. Parallel data on this bus is clocked in on the rising edge of<br>REFCLK. The data bit corresponding to T0 is transmitted first.    |
| 22                      | REFCLK   | INPUT - TTL<br>This rising edge of this clock latches T0:9 into the input register. It also provides the<br>reference clock, at one tenth the baud rate to the PLL.           |
| 62, 61                  | TX+, TX- | OUTPUTS - Differential PECL (AC Coupling recommended)<br>These pins output the serialized transmit data when EWRAP is LOW. When EWRAP<br>is HIGH, TX+ is HIGH and TX- is LOW. |
| 45-43, 41-<br>38, 36-34 | R0:9     | OUTPUTS - TTL<br>10-bit received character. Parallel data on this bus is clocked out on the rising edges<br>of RCLK and RCLKN. R0 is the first bit received on RX+/RX         |



| Table 4: Pin Identification     |                         |                                                                                                                                                                                                                                                |  |  |  |
|---------------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Pin #                           | Name                    | Description                                                                                                                                                                                                                                    |  |  |  |
| 19                              | EWRAP                   | INPUT - TTL<br>LOW for Normal Operation. When HIGH, an internal loopback path from the<br>transmitter to the receiver is enabled and the TX outputs are held HIGH.                                                                             |  |  |  |
| 54, 52                          | RX+, RX-                | INPUTS - Differential PECL (AC Coupling recommended)<br>The serial receive data inputs selected when EWRAP is LOW. Internally biased tot VDD/2, with $3.3K\Omega$ resistors from each input pin to VDD and GND.                                |  |  |  |
| 31, 30                          | RCLK,<br>RCLKN          | OUTPUT - Complementary TTL<br>Recovered clocks derived from one twentieth of the RX+/- data stream. Each rising<br>transition of RCLK or RCLKN corresponds to a new word on R0:9.                                                              |  |  |  |
| 24                              | EN_CDET                 | INPUT - TTL<br>Enables COMDET and word resynchronization when HIGH. When LOW, keeps<br>current word alignment and disables COMDET.                                                                                                             |  |  |  |
| 47                              | COMDET                  | OUTPUT - TTL<br>This output goes HIGH for half of an RCLK period to indicate that R0:9 contains a<br>Comma Character ('0011111XXX'). COMDET will go HIGH only during a cycle<br>when RCLKN is rising. COMDET is enabled by EN_CDET being HIGH. |  |  |  |
| 18,20,23                        | TEST1<br>TEST2<br>TEST3 | INPUT<br>These signals are used for factory test. For normal operation, tie to VDD.                                                                                                                                                            |  |  |  |
| 26                              | TEST_4                  | OUTPUT<br>This signal is used for factory test. For normal operation, leave open.                                                                                                                                                              |  |  |  |
| 57                              | VDDANA                  | Analog Power Supply                                                                                                                                                                                                                            |  |  |  |
| 58                              | VSSANA                  | Analog Ground                                                                                                                                                                                                                                  |  |  |  |
| 5, 10, 28,<br>50, 55, 59        | VDDD                    | Digital Logic Power Supply                                                                                                                                                                                                                     |  |  |  |
| 1, 14, 15,<br>21, 25,<br>51, 56 | VSSD                    | Digital Logic Ground                                                                                                                                                                                                                           |  |  |  |
| 29, 37, 42                      | VDDT                    | TTL Output Power Supply                                                                                                                                                                                                                        |  |  |  |
| 32, 33, 46                      | VSST                    | TTL Output Ground                                                                                                                                                                                                                              |  |  |  |
| 53, 60, 63                      | VDDP                    | PECL I/O Power Supply                                                                                                                                                                                                                          |  |  |  |
| 16,17,27,<br>48,49,64           | N/C                     | No Connection. These pins are not internally connected.                                                                                                                                                                                        |  |  |  |



# Data Sheet

1.0625 Gbits/sec Fibre Channel Transceiver

#### Package Information 64-pin PQFP Package Dimensions n Item 10 mm 14 mm Tolerance D1 2.45 2.35 MAX А 49 +.10/-.05 A2 2.002.00 D 13.20 17.20 ±.25 48 1 D1 10.00 14.00 ±.10 Е 13.20 17.20 ±.25 E1 10.00 14.00 $\pm .10$ П E1 Е b 0.22 0.35 $\pm .05$ П 0.50 0.80 BASIC е L 0.88 0.88 ±.15/-.10 П 16 C θ 0° - 7° 33 Ē 17 32 10º TYP A2 A 10<sup>0</sup> TYF 0.30 RAD. TYP A STANDOFF -0.25 MAX 0.20 RAD TYP. 0.102 MAX. LEAD COPLANARITY 0.17 MAX b 0.25 L NOTES: All drawings not to scale All units in mm unless otherwise noted. 10 x 10 mm Package # 101-266-1 14 x 14 mm Package # 101-262-1



Data Sheet

### Package Thermal Considerations

The VSC7125 is packaged in either a 10 mm PQFP or a 14 mm PQFP with internal heat spreaders. These packages use industry-standard EIAJ footprints, but have been enhanced to improve thermal dissipation. The construction of the packages is as shown in Figure 11.





### Table 5: Thermal Resistance

| Symbol              | Description                                                                                  | 10mm Value | 14mm Value | Units |
|---------------------|----------------------------------------------------------------------------------------------|------------|------------|-------|
| θ <sub>jc</sub>     | Thermal resistance from junction to case                                                     | 10.5       | 10         | °C/W  |
| θ <sub>ca</sub>     | Thermal resistance from case to ambient in still air including conduction through the leads. | 53         | 32         | °C/W  |
| $\theta_{ca-100}$   | Thermal resistance from case to ambient with 100 LFM airflow                                 | 44         | 28         | °C/W  |
| θ <sub>ca-200</sub> | Thermal resistance from case to ambient with200 LFM airflow                                  | 39         | 25         | °C/W  |
| $\theta_{ca-400}$   | Thermal resistance from case to ambient with 400 LFM airflow                                 | 34         | 22         | °C/W  |
| θ <sub>ca-600</sub> | Thermal resistance from case to ambient with 600 LFM airflow                                 | 31         | 20         | °C/W  |

The VSC7125 is designed to operate with a junction temperature up to  $110^{\circ}$ C. The user must guarantee that the temperature specification is not violated. With the Thermal Resistances shown above, the 10x10mm PQFP can operate in still air ambient temperatures of  $53^{\circ}$ C [ $53^{\circ}$ C= $110^{\circ}$ C- $0.9W*(10.5^{\circ}$ C/W+ $53^{\circ}$ C/W)] while the 14x14 PQFP can operate in still air ambient temperatures of  $73^{\circ}$ C [ $73^{\circ}$ C= $110^{\circ}$ C- $0.9W*(10^{\circ}$ C/W+ $32^{\circ}$ C/W)]. If the ambient air temperature exceeds these limits then some form of cooling through a heatsink or an increase in airflow must be provided.

#### **Moisture Sensitivity Level**

This device is rated with a moisture sensitivity level 3 rating. Refer to Application Note AN-20 for appropriate handling procedures.



1.0625 Gbits/sec Fibre Channel Transceiver

### **Ordering Information**

The part number for this product is formed by a combination of the device number and the package style:



# Marking Information

The package is marked with three lines of text as shown below (QU Package):



### Notice

Vitesse Semiconductor Corporation reserves the right to make changes in its products specifications or other information at any time without prior notice. Therefore, the reader is cautioned to confirm that this datasheet is current prior to placing any orders. The company assumes no responsibility for any circuitry described other than circuitry entirely embodied in a Vitesse product.

### Warning

Vitesse Semiconductor Corporation's product are not intended for use in life support appliances, devices or systems. Use of a Vitesse product in such applications without written consent is prohibited.

