# L8560 Low-Power SLIC with Ringing for ISDN TA, Pair Gain, and Cable Telephony #### **Features** - Ideal for ISDN terminal adaptors, pair gain, and cable telephony applications - Low active power (typical 167 mW during on-hook transmission) - Sleep state for low idle power (88 mW) - Quiet Tip/Ring polarity reversal - Auxiliary input for second battery, and internal switch to enable its use to save power in short telephone loops - Per line ringing available for short loops - Supports meter pulse injection - Spare op amp (44-pin PLCC package only) - -24 V to -65 V power supply operation - Distortion-free full duplex from 0 mA dc loop current on-hook transmission - Convenient operating states: - Forward powerup - Polarity reversal powerup - Forward sleep - Ground start - Disconnect - Adjustable supervision functions: - Off-hook detector with longitudinal rejection - Ground key detector with longitudinal rejection - Ring trip detector - Independent, adjustable, dc and ac parameters: - dc feed resistance (44-pin PLCC version) - Loop current limit - Termination impedance - Thermal protection - 32-pin PLCC or 44-pin PLCC packaging # **Description** The L8560 full-feature, low-power subscriber loop interface circuit (SLIC) is optimized for low power consumption while providing an extensive set of fea- tures. This part is ideal for ISDN terminal adaptors applications and short loop power-sensitive applications such as pair gain and cable telephony. This part is also designed for PBX, DLC, or CO applications. The SLIC includes an auxiliary battery input and a battery switch. In short loop applications, SLICs can be used in high battery to present a high on-hook voltage, then switched to low battery to reduce off-hook power. To help minimize the required auxiliary battery voltage, the dc feed resistance and overhead voltage are set at 55 $\Omega$ and 6.7 V, respectively. This allows an undistorted on-hook transmission of a 3.14 dBm signal into a 900 $\Omega$ loop impedance. The device offers the reverse battery function. Using the reverse battery, the device can provide a balanced power ring signal to Tip and Ring. In this mode of operation, the battery switch is used to apply a high-voltage battery during ringing and a lower voltage battery during the talk and idle states. Also included in the L8560 is a dc current-limit switch, which increases the dc current limit during power ringing. In addition, dc overhead voltage is reduced during the ring state. With the battery and current-limit switches, and overhead reduction, the L8560 can provide sufficient power to ring a true North American 5 REN load of 1386 $\Omega$ + 40 $\mu F$ . The device offers ring trip and loop closure supervision. It also includes the ground start state and ring ground detection. A summing node for meter pulse injection to 2.2 Vrms is also included. The 44-pin PLCC version also has a spare uncommitted op amp, which may be used for ac gain setting or meter pulse filtering. The L8560 requires +5 V and battery to operate. The L8560 does not require an additional –5 V supply. It is built in a 90 V complementary bipolar process. The device is available in a 32-pin PLCC or a 44-pin PLCC package. # **Table of Contents** | Content | Page | |------------------------------------------------------------------|------| | Features | | | Description | | | Pin Information | 4 | | Functional Description | 6 | | Absolute Maximum Ratings | | | Recommended Operating Conditions | 7 | | Electrical Characteristics | | | Ring Trip Requirements | | | Test Configurations | | | Applications | | | Characteristic Curves | 15 | | dc Applications | 17 | | Battery Feed | 17 | | Overhead Voltage | 18 | | Adjusting Overhead Voltage | 19 | | Adjusting dc Feed Resistance | | | Adjusting Overhead Voltage and dc Feed Resistance Simultaneously | | | Loop Range | | | Off-Hook Detection | | | Ring Ground Detection | 20 | | Power Derating | | | Battery Switch | 22 | | Power Ringing | 22 | | Ringing SLIC Balanced Ring Signal Generation | | | Crest Factor | | | Power Ringing Load | | | Current-Limit Switch | | | Ring Trip | 26 | | Reference Designs for ISDN TA Applications | 28 | | Design Considerations | | | Unbalanced Bused Ring Signal Application | | | Ring Trip Detection | 32 | | ac Design | | | First-Generation Codecs | | | Second-Generation Codecs | | | Third-Generation Codecs | | | Outline Diagrams | | | 32-Pin PLCC | | | 44-Pin PLCC | | | | 41 | # **Description** (continued) Figure 1. Functional Diagram ## Pin Information Figure 2. 32-Pin Diagram (PLCC Chip) Figure 3. 44-Pin Diagram (PLCC Chip) **Table 1. Pin Descriptions** | 32-Pin | 44-Pin | Symbol | Type | Description | |--------|--------|--------|------|----------------------------------------------------------------------------------------------------------------------------------------------------| | 9 | 1 | DCOUT | 0 | This output is a voltage that is directly proportional to the absolute value of the differential Tip/Ring current. | | 10 | 2 | IPROG | ı | <b>Current-Limit Program Input.</b> A resistor to DCOUT sets the dc current limit of the device. | | 11 | 3 | CF2 | | Filter Capacitor 2. Connect a 0.1 μF capacitor from this pin to AGND. | | 12 | 4 | CF1 | _ | Filter Capacitor 1. Connect a 0.47 μF capacitor from this pin to pin CF2. | | _ | 5 | SN | I | <b>Summing Node</b> . The inverting input of the uncommitted operational amplifier. A resistor or network to XMT sets the gain (44-pin PLCC only). | | _ | 6 | XMT | 0 | <b>Transmit ac Output Voltage</b> . The output of the uncommitted operational amplifier (44-pin PLCC only). | | 13 | 7 | RTSN | I | Ring Trip Sense Negative. Connect this pin to the ringing generator signal through a high-value resistor. | | 14 | 8 | RTSP | 1 | Ring Trip Sense Positive. Connect this pin to the ring relay and the ringer series resistor through a high-value resistor. | | _ | 9 | NC | | No Connection. May be used as a tie point. | | 15 | 10 | AGND | | Analog Signal Ground. | | _ | 11 | NC | _ | No Connection. May be used as a tie point. | | 16 | 12 | Vcc | _ | 5 V Power Supply. | | 17 | 13 | VBAT1 | _ | Battery Supply. Negative high-voltage battery, higher in magnitude than VBAT2. | # Pin Information (continued) Table 1. Pin Descriptions (continued) | 32-Pin | 44-Pin | Symbol | Type | Description | | | | | |--------|--------|--------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 18 | 14 | VBAT2 | - | <b>Auxiliary Battery Supply.</b> Negative high-voltage battery, lower in magnitude than VBAT1, used to reduce power dissipation on short loops. | | | | | | 19 | 15 | BGND | _ | attery Ground. Ground return for the battery supply. | | | | | | 20 | 16 | RGDET | 0 | ing Ground Detect. When high, this open-collector output indicates the presence faring ground. To use, connect a 100 k $\Omega$ resistor to Vcc. | | | | | | 21 | 17 | ICM | I | pmmon-Mode Current Sense. To program ring ground sense threshold, connect resistor to Vcc and connect a capacitor to AGND to filter 50/60 Hz. If unused, then should be connected to ground. | | | | | | 22 | 18 | BS2 | _ | Battery Switch Slowdown. Connect a 0.1 μF capacitor to pin BS1. | | | | | | 23 | 19 | BS1 | | Battery Switch Slowdown. Connect a 0.1 μF capacitor to pin BS2. | | | | | | _ | 20 | NC | _ | No Connection. May be used as a tie point. | | | | | | _ | 21 | NC | _ | No Connection. May be used as a tie point. | | | | | | 24 | 22 | PT | 1/0 | <b>Protected Tip.</b> The output of the tip driver amplifier and input to loop sensing. Connect to loop through overvoltage protection. | | | | | | 25 | 23 | PR | I/O | <b>Protected Ring.</b> The output of the ring driver amplifier and input to loop sensing circuitry. Connect to loop through overvoltage protection. | | | | | | | 24 | NC | - | No Connection. May be used as a tie point. | | | | | | 26 | 25 | B2 | 1 | State Control Input. B0, B1, B2, and BR determine the state of the SLIC. See Table 2. | | | | | | 27 | 26 | B1 | I | State Control Input. B0, B1, B2, and BR determine the state of the SLIC. See Table 2. | | | | | | 28 | 27 | B0 | ı | State Control Input. B0, B1, B2, and BR determine the state of the SLIC. See Table 2. | | | | | | 29 | 28 | BR | I | State Control Input. B0, B1, B2, and BR determine the state of the SLIC. See Table 2. | | | | | | _ | 29 | NC | | No Connection. May be used as a tie point. | | | | | | | 30 | NC-NTP | _ | No Connection. May NOT be used as a tie point. | | | | | | | 31 | NC | _ | No Connection. May be used as a tie point. | | | | | | 30 | 32 | TG | _ | Transmit Gain. Connect a 4320 $\Omega$ resistor from this pin to VTX. | | | | | | 31 | 33 | VTX | 0 | The voltage at this pin is directly proportional to the differential Tip/Ring current. | | | | | | 32 | 34 | TXI | _ | ac/dc Separation. Connect a 0.1 μF capacitor from this pin to VTX. | | | | | | 1 | 35 | NSTAT | 0 | Loop Detector Output/Ring Trip Detector Output. This output is a "wired or" of the NLC/NRDET outputs. When low, this logic output indicates that an off-hook condition exists or that ringing has been tripped. | | | | | | 3 | 37 | VITR | 0 | This output is a voltage that is directly proportional to the differential ac Tip/Ring current. | | | | | | 4 | 38 | RCVP | ı | Receive ac Signal Input (Noninverting). This high-impedance input controls the ac differential voltage on Tip and Ring. | | | | | | 5 | 39 | RCVN | 1 | Receive ac Signal Input (Inverting). This high-impedance input controls the ac differential voltage on Tip and Ring. | | | | | # Pin Information (continued) Table 1. Pin Descriptions (continued) | 32-Pin | 44-Pin | Symbol | Type | Description | |--------|--------|--------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | _ | 40 | NC | | No Connection. May be used as a tie point. | | 6 | 41 | FB2 | _ | Polarity Reversal Slowdown. Connect a capacitor to ground. | | 7 | 42 | FB1 | | Polarity Reversal Slowdown. Connect a capacitor to ground. | | 8 | 43 | LCTH | I | Loop Closure Threshold input. Connect a resistor to DCOUT to set off-hook threshold. | | | 44 | DCR | | dc Resistance. Short to analog ground for dc feed resistance of 55 $\Omega$ . The dc feed resistance can be increased to a nominal 760 $\Omega$ by shorting DCR to DCOUT. Intermediate values can be set by a simple resistor divider from DCOUT to ground with the tap at DCR (44-pin PLCC only). | # **Functional Description** **Table 2. Input State Coding** | BO | B1 | B2 | BR | State/Definition | |----|-----|----|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 1 | 0 | 1 | Powerup, Forward Battery. Pin PT is positive with respect to PR. VBAT2 is applied to the Tip/Ring drive amplifiers. On-hook transmission capability. All supervision active—an off-hook condition or a ring trip causes output NSTAT to go low. Current limit set per Rprog = 0.555 ILIM. | | 1 | 0 | 0 | 1 | Powerup, Reverse Battery. Pin PR is positive with respect to pin PT. VBAT2 is applied to the Tip/Ring drive amplifiers. On-hook transmission capability. All supervision active—an off-hook condition or a ring trip causes output NSTAT to go low. Current limit set per Rprog = 0.555 ILIM. | | 1 | 1 | 1 | 1 | Powerup, Forward Battery. Pin PT is positive with respect to PR. V <sub>BAT1</sub> is applied to the Tip/Ring drive amplifiers. On-hook transmission capability. All supervision active—an off-hook condition or a ring trip causes output NSTAT to go low. Current limit set per Rprog = 0.555 ILIM. | | 1 | 0 | 1 | 1 | Powerup, Reverse Battery. Pin PR is positive with respect to pin PT. VBAT1 is applied to the Tip/Ring drive amplifiers. On-hook transmission capability. All supervision active—an off-hook condition or a ring trip causes output NSTAT to go low. Current limit set per Rprog = 0.555 ILIM. | | 0 | 1 | 1 | 1 | Ground Start. Tip drive amplifier is turned off. The device presents a high impedance (>100 K) to pin PT and a current-limited battery (VBAT1) to pin PR. Output pin RGDET indicates current flowing in the ring lead. | | 0 | 0 | 1 | 1 | Low-Power Scan. Except for off-hook supervision, all circuits are shutdown to conserve power. Only the off-hook detector affects output pin NSTAT. VBAT1 is applied to the Tip/Ring drive amplifiers. Pin PT is positive with respect to pin PR. On-hook transmission is disabled. | | 0 | 0 | 0 | 1 | Forward Disconnect. The Tip and Ring amplifiers are turned off and the SLIC goes into a high-impedance state (>100 K). VBAT2 is applied to the SLIC. | | 1 | 1/0 | 1 | 0 | Ring State. SLIC is powered up. Vbat1 is applied to the Tip and Ring amplifiers. Current limit is increased (and set per Rprog = 0.198 lum). Overhead voltage is reduced to approximately 1.5 V. These conditions are necessary to supply sufficient power to drive a true North American 5 REN ringing load (1386 $\Omega$ + 40 $\mu F$ ). Loop closure detector is disabled—only the Ring Trip detector affects output pin NSTAT. To apply a balanced ring signal to pins PR and PT, apply a 0 V to 5 V square wave to input pin B1. Ringing frequency is the frequency of the input wave at B1. To shape the ring signal at pins PR and PT, connect a capacitor from pin FB1 to ground and from pin FB2 to ground. | ## Functional Description (continued) **Table 3. Supervision Coding** | Pin NSTAT | Pin RGDET | |------------------------------|--------------------| | 0 = off-hook or Ring trip | 1 = Ring ground | | 1 = on-hook and no Ring trip | 0 = no Ring ground | # Absolute Maximum Ratings (TA = 25 °C) Stresses in excess of the absolute maximum ratings can cause permanent damage to the device. These are absolute stress ratings only. Functional operation of the device is not implied at these or any other conditions in excess of those given in the operational sections of the data sheet. Exposure to absolute maximum ratings for extended periods can adversely affect device reliability. | Parameter | Symbol | Value | Unit | |--------------------------------------------|--------------|---------------------|------| | 5 V Power Supplies | Vcc | 7.0 | V | | Battery (Talking) Supplies | VBAT1, VBAT2 | -70 | V | | VBAT2 Magnitude | IVBAT2I | IVBAT1I + 0.4 | V | | Logic Input Voltage | _ | -0.5 to +7.0 | V | | Analog Input Voltage | _ | -7.0 to +7.0 | V | | Maximum Junction Temperature | TJ | 165 | °C | | Storage Temperature Range | Tstg | -40 to +125 | °C | | Relative Humidity Range | Rн | 5 to 95 | % | | Ground Potential Difference (BGND to AGND) | | ±3 | V | | PT or PR Fault Voltage (dc) | VPT, VPR | (VBAT1 - 5) to +3 | V | | PT or PR Fault Voltage (10 x 1000 μs) | VPT, VPR | (VBAT1 - 15) to +15 | V | | Current into Ring Trip Inputs | IRTSP, IRTSN | ±240 | μΑ | Note: The IC can be damaged unless all ground connections are applied before, and removed after, all other connections. Furthermore, when powering the device, the user must guarantee that no external potential creates a voltage on any pin of the device that exceeds the device ratings. Some of the known examples of conditions that cause such potentials during powerup are 1) an inductor connected to Tip and Ring can force an overvoltage on VBAT through the protection devices if the VBAT connection chatters, and 2) inductance in the VBAT lead could resonate with the VBAT filter capacitor to cause a destructive overvoltage. # **Recommended Operating Conditions** | Parameter | Min | Тур | Max | Unit | |--------------------------------------------------------|-----|----------|-------|------| | Ambient Temperature | -40 | <u> </u> | 85 | °C | | Loop Closure Threshold-detection Programming Range | 5 | 10 | ILIM | mA | | dc Loop Current-limit Programming Range | 5 | 40 | 50 | mA | | On- and Off-hook 2-wire Signal Level (@ ZLOOP = 200 Ω) | | _ | 2.2 | Vrms | | ac Termination Impedance Programming Range | 150 | 600 | 1300 | Ω | | VBAT1 | -24 | -48 | -65 | V | | VBAT2 | -16 | -28 | VBAT1 | V | | Vcc | 4.5 | 5.0 | 5.5 | V | | dc Feed Resistance Programming Range (excl. RP) | 55 | 55 | 760 | Ω | #### **Electrical Characteristics** Minimum and maximum values are testing requirements. Typical values are characteristics of the device and are the result of engineering evaluations. Typical values are for information purposes only and are not part of the testing requirements. Minimum and maximum values apply across the entire temperature range (-40 °C to +85 °C) and entire battery range unless otherwise specified. Typical is defined as 25 °C, Vcc = 5.0 V, VBAT1 = -48 V, VBAT2 = -25.5 V. Positive currents flow into the device. Test circuit is Figure 5 unless noted. **Table 4. Power Supply** | Parameter | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------|----------|-----|-----|------| | Power Supply Rejection 500 Hz to 3 kHz | | | | | | (See Figures 5, 6, 15, and 16.)1 | | | | | | Vcc (1 kHz) | 35 | _ | | dB | | VBAT1, VBAT2 (500 Hz-3 kHz) | 45 | | - | dB | | Thermal Protection Shutdown (Tjc) | | 165 | | °C | | Thermal Resistance, Junction to Ambient (θ <sub>JA</sub> ) Still Air 44-pin PLCC | | 47 | | °C/W | | Thermal Resistance, Junction to Ambient (θJA) Still Air 32-pin PLCC | _ | 60 | | °C/W | | Power Supply—Powerup, No Loop Current, dc Supplies at Typical Values | | | | | | lcc | | 6.3 | 7.2 | mA | | IBAT1 (B2 = 1) | | 2.8 | 3.3 | mA | | IBAT2 (B2 = 0) | _ | 2.6 | 3.2 | mA | | Power Supply—Low-power Scan, Forward Bat, No Loop | | | | | | Current | • | | | | | Icc | _ | 4.5 | 5.2 | mA | | IBAT (VBAT = -48 V) | | 1.3 | 1.6 | mA | | Power Dissipation (VBAT = -48 V) | <u> </u> | 88 | 103 | mW | <sup>1.</sup> This parameter is not tested in production. It is guaranteed by design and device characterization. Table 5. 2-Wire Port | Parameter | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------------------------|--------------------------------|---------------| | Tip or Ring Drive Current = dc + Longitudinal + Signal Currents | 65 | | _ | mA | | Signal Current | 15 | <del>-</del> | | mArms | | Longitudinal Current Capability per Wire <sup>1</sup> | 8.5 | 15 | | mArms | | dc Loop Current Limit <sup>2</sup> RLOOP = 100 Ω Programmability Range Accuracy (20 mA < ILIM < 40 mA) BR = +5 V | <u>-</u> 5 | Iым<br>— | <br>50<br>±12 | mA<br>mA<br>% | | Powerup Open Loop Voltage Levels Differential Voltage - VBAT2 Differential Voltage - VBAT1, (VBAT1 = -48 V) | IVBAT2 + 7.2I<br>IVBAT1 + 7.6I | IVBAT2 + 6.7I<br>IVBAT1 + 7.1I | IVBAT2 + 6.0I<br>IVBAT1 + 6.1I | V<br>V | | Ground Start State PT Resistance | 100 | | _ | kΩ | | dc Feed Resistance (for ILOOP below current limit) | | 55 | 80 | Ω | | Loop Resistance Range (3.17 dBm overload into 600 $\Omega$ ; not including protection) ILOOP = 20 mA at VBAT1 = -48 V ILOOP = 20 mA at VBAT2 = -24 V Longitudinal Balance, Rp Mismatched by 1.4 $\Omega$ , | 1940<br>760<br>49 | | <u>-</u> | Ω<br>Ω<br>dB | | $R_P \ge 30 \ \Omega$ | | | | QD | | Longitudinal to Metallic Balance—IEEE <sup>3</sup> Std. 455 (See Figure 7.) <sup>4</sup> 50 Hz to 1 kHz 1 kHz to 3.4 kHz | 64<br>58 | 75<br>70 | <del>-</del> | dB<br>dB | | Metallic to Longitudinal Balance<br>200 Hz to 4 kHz | 46 | _ | | dB | | RFI Rejection (See Figure 9.) <sup>5</sup> 0.5 Vrms, 50 Ω Source, 30% AM Mod. 1 kHz 500 kHz to 100 MHz | | <b>–</b> 55 | -45 | dBV | <sup>1.</sup> The longitudinal current is independent of dc loop current. <sup>2.</sup> Current-limit ILIM is programmed by a resistor, RPROG, from pin IPROG to AGND. ILIM is specified at the loop resistance where current limiting begins (see Figure 22). Select RPROG ( $k\Omega$ ) = 0.555 x ILIM (mA) with input BR high. When input BR is low, use RPROG ( $k\Omega$ ) = 0.198 x ILIM (mA). 3. *IEEE* is a registered trademark of The Institute of Electrical and Electronics Engineers, Inc. <sup>4.</sup> Longitudinal balance of circuit card will depend on loop series resistance matching. <sup>5.</sup> This parameter is not tested in production. It is guaranteed by design and device characterization. **Table 6. Analog Pin Characteristics** | Parameter | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------------------------|----------|-----------|-----------|-----------| | Differential PT/PR Current Sense (DCOUT) Gain (PT/PR to DCOUT) Offset Voltage @ ILOOP = 0 | <br>-200 | -41.7<br> | <br>200 | V/A<br>mV | | Loop Closure Detector Threshold <sup>1</sup> Programming Accuracy at 10 mA | _ | _ | ±20 | % | | Ring Ground Detector Threshold <sup>2</sup> $R_{ICM} = 83 \text{ k}\Omega$ $Programming Accuracy$ | 3 — | 6 — | 10<br>±25 | kΩ<br>% | | Ring Trip Comparator <sup>3</sup> Input Offset Voltage | _ | ±10 | _ | mV | | RCVN, RCVP<br>Input Bias Current | _ | -0.2 | -1 | μА | | Loop Closure Detector Hysteresis<br>Variation | | 2<br>15 | _ | mA<br>% | | THD $^3$ at V <sub>PT/PR</sub> = 2.2 Vrms, VoH = 12 V, ZT = 200 $\Omega$ (not tested in production) | | _ | -35 | dB | | VITR Output Impedance | <u> </u> | 5 | _ | Ω | | VITR Output Offset Voltage | | 20 | | mV | <sup>1.</sup> Loop closure threshold is programmed by resistor RLCTH from pin LCTH to pin DCOUT. Table 7. Uncommitted Op Amp Characteristics (44-Pin PLCC only) | Parameter | Min | Тур | Max | Unit | |---------------------------------------------------|-----|------|-----|------------| | Input Offset Voltage | _ | ±5 | | mV | | Input Offset Current | _ | ±10 | | n <b>A</b> | | Input Bias Current | _ | 200 | | n <b>A</b> | | Differential Input Resistance | _ | 1.5 | _ | MΩ | | Output Voltage Swing (RL = $10 \text{ k}\Omega$ ) | | ±3.5 | _ | Vpk | | Output Resistance (Avcl = 1) | _ | 2.0 | _ | Ω | | Small Signal GBW | | 700 | _ | kHz | Edge disadre threshold is programmed by resistor RICM2 from pin ICM to VCC. This parameter is not tested in production. It is guaranteed by design and device characterization. Table 8. ac Feed Characteristics | Parameter | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------------------|----------------------------|-----------------------| | ac Termination Impedance <sup>1</sup> | 150 | _ | 1300 | Ω | | Longitudinal Impedance | | 0 | | Ω | | Total Harmonic Distortion—200 Hz to 4 kHz <sup>2</sup> Off-hook On-hook | | _ | 0.3<br>1.0 | % | | Transmit Gain, f = 1 kHz (PT/PR to VITR; see Figure 11.) | -392 | -400 | -408 | V/A | | Receive + Gain, f = 1 kHz, (RCVP to PT/PR) Receive - Gain, f = 1 kHz, (RCVN to PT/PR) | 7.76<br>-7.76 | 8.00<br>-8.00 | 8.24<br>-8.24 | | | Group Delay <sup>2</sup> Transmit, Powerup Receive | | 1<br>0.5 | | μs<br>μs | | Gain vs. Frequency (transmit and receive) (600 Ω termination; reference 1 kHz, 1 Vrms)² 200 Hz to 300 Hz 300 Hz to 3.4 kHz 3.4 kHz to 16 kHz 16 kHz to 266 kHz | -1.00<br>-0.3<br>-3.0 | 0.0<br>0.0<br>-0.1<br> | 0.05<br>0.05<br>0.3<br>2.5 | dB<br>dB<br>dB<br>dB | | Gain vs. Level (transmit and receive)(reference 0 dBV) <sup>2</sup> –50 dB to +3 dB | -0.05 | 0 | 0.05 | dB | | Return Loss <sup>3</sup> ; 200 Hz to 500 Hz<br>500 Hz to 3400 Hz | 20<br>26 | 24<br>29 | | dB<br>dB | | 2-wire Idle-channel Noise (600 Ω termination) Psophometric C-message 3 kHz Flat | | -87<br>2<br>10 | -77<br>12<br>20 | dBmp<br>dBrnC<br>dBrn | | 4-wire Idle-channel Noise; Psophometric<br>C-message<br>3 kHz flat | | -82<br>7<br>15 | 77<br>12<br>20 | dBmp<br>dBrnC<br>dBrn | | Transhybrid Loss <sup>3</sup> 200 Hz to 500 Hz 500 Hz to 3400 Hz | 21<br>26 | 24<br>29 | | dB<br>dB | <sup>1.</sup> Set by external components. Any complex impedance R1 + R2 II C between 150 $\Omega$ and 1300 $\Omega$ can be synthesized. 2. This parameter is not tested in production. It is guaranteed by design and device characterization. <sup>3.</sup> Return loss and transhybrid loss are functions of device gain accuracies and the external hybrid circuit. Guaranteed performance assumes 1% tolerance external components. **Table 9. Logic Inputs and Outputs** | Parameter | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------|------|------------|------------| | Input Voltages Low Level (permissible range) High Level (permissible range) | VIL | -0.5 | 0.4 | 0.7 | V | | | VIH | 2.0 | 2.4 | Vcc | V | | Input Currents Low Level (Vcc = 5.25 V, Vı = 0.4 V) High Level (Vcc = 5.25 V, Vı = 2.4 V) | lir | -75 | -115 | -250 | μ <b>Α</b> | | | lih | -40 | -60 | -100 | μ <b>Α</b> | | Output Voltages (open collector with internal pull-up resistor) Low Level (Vcc = 4.75 V, loL = 360 $\mu$ A) High Level (Vcc = 4.75 V, loH = -20 $\mu$ A) | Vol<br>Voн | 0<br>2.4 | 0.2 | 0.4<br>Vcc | V | # **Ring Trip Requirements** - Ringing signal: - Voltage, minimum 35 Vrms, maximum 100 Vrms. - Frequency, 17 Hz to 23 Hz. - Crest factor, 1.4 to 2. - Ringing trip: - ≤100 ms (typical), ≤250 ms (V<sub>BAT</sub> = -33 V, loop length = 530 Ω). - Pretrip: - The circuits in Figure 4 will not cause ringing trip. Figure 4. Ring Trip Circuits # **Test Configurations** Figure 5. Basic Test Circuit (44-Pin PLCC) Figure 6. Metallic PSRR Figure 7. Longitudinal PSRR # **Test Configurations** (continued) Figure 8. Longitudinal Balance VS = 0.5 Vrms 30% AM 1 kHz Modulation f = 500 kHz--1 MHz Device in powerup mode 600 $\Omega$ termination Figure 9. RFI Rejection 12-2586 (C) Figure 10. Longitudinal Impedance Figure 11. ac Gains # **Applications** ## **Characteristic Curves** Figure 12. L8560 Receive Gain and Hybrid Balance vs. Frequency Figure 14. L8560 Typical Vcc Power Supply Rejection Figure 13. L8560 Transmit Gain and Return Loss vs. Frequency Figure 15. L8560 Typical VBAT Power Supply Rejection # Characteristic Curves (continued) Notes: VBAT1 = -48 V, $ITR = 1.2 \times 10^{-3} \text{ RLCTH (kW)}$ . Figure 16. Loop Closure Program Resistor Selection Notes: Tip lead is open; VBAT1 = -48 V. Figure 17. Ring Ground Detection Programming Notes: VBAT1 = -48 V; ILIM = 22 mA; Rdc1 = 55 $\Omega$ . Figure 18. Loop Current vs. Loop Voltage Notes: VBAT1 = -48 V; ILIM = 22 mA; Rdc1 = 55 $\Omega$ . Figure 19. Loop Current vs. Loop Resistance #### Characteristic Curves (continued) Notes: VBAT1 = -48 V; ILIM = 22 mA; Rdc1 = 55 $\Omega$ . 12-3052 (C) Figure 20. L8560 Typical SLIC Power Dissipation vs. Loop Resistance Figure 21. Power Derating ## dc Applications #### **Battery Feed** The dc feed characteristic can be described by: $$V_{T/R} = \frac{(\left|V_{BAT}\right| - V_{OH}) \times R_{L}}{R_{L} + 2R_{P} + R_{dc}}$$ $$I_{L} = \frac{\left|V_{BAT}\right| - V_{OH}}{R_{L} + 2R_{P} + R_{dc}}$$ where: $I_L = dc loop current.$ $V_{T/R} = dc loop voltage.$ IVBATI = battery voltage magnitude. Note: The L8560 has a battery switch circuit that allows use of a primary battery, VBAT1, or an auxiliary battery, VBAT2. IVBATI is the battery, VBAT1 or VBAT2, that is active. See the Battery Switch section for more information. Voh = overhead voltage. This is the difference between the battery voltage and the open loop Tip/Ring voltage. $R_L$ = loop resistance, not including protection resistors. RP = protection resistor value. Rdc = SLIC internal dc feed resistance. The design begins by drawing the desired dc template. An example is shown in Figure 22. Notes: VBAT1 = -48 V; ILIM = 22 mA; Rdc1 = 55 $\Omega$ . Figure 22. Loop Current vs. Loop Voltage ## dc Applications (continued) Starting from the on-hook condition and going through to a short circuit, the curve passes through two regions: Region 1: On-hook and low loop currents. In this region, the slope corresponds to the dc resistance of the SLIC, Rdc1 (default is $55\,\Omega$ typical). The open circuit voltage is the battery voltage less the overhead voltage of the device, VoH (default is 7.1 V typical). These values are suitable for most applications, but can be adjusted if needed. For more information, see the sections entitled Adjusting dc Feed Resistance or Adjusting Overhead Voltage. Region 2: Current limit. The dc current is limited to a value determined by external resistor RPRog. This region of the dc template has a high resistance (10 k $\Omega$ ). Calculate the external resistor as follows: RPROG $$(k\Omega) = 0.555$$ ILIM $(mA)$ During the balanced ringing mode, the current limit is increased from the value predicted by this equation by a factor of 2.8. See the Ringing Application section for more information. #### **Overhead Voltage** In order to drive an on-hook ac signal, the SLIC must set up the Tip and Ring voltage to a value less than the battery voltage. The amount that the open loop voltage is decreased relative to the battery is referred to as the overhead voltage. Expressed as an equation, Without this buffer voltage, amplifier saturation will occur and the signal will be clipped. The L8560 is automatically set at the factory to allow undistorted on-hook transmission of a 3.17 dBm signal into a 900 $\Omega$ loop impedance. The drive amplifiers are capable of 4 Vrms minimum (VAMP). So, the maximum signal the device can guarantee is: $$V_{T/R} = 4 V \left( \frac{|Z_{T/R}|}{|Z_{T/R}| + 2R_P} \right)$$ For applications where higher signal levels are needed, e.g., periodic pulse metering, the 2-wire port of the SLIC can be programmed with pin DCR (pin DCR is not available in the 32-pin PLCC package). The first step is to determine the amount of overhead voltage needed. The peak voltage at output of Tip and Ring amplifiers is related to the peak signal voltage by: $$\hat{V}amp = \hat{V}_{T/R} \left( 1 + \frac{2RP}{|Z_{T/R}|} \right)$$ 12-2563 (C) Figure 23. SLIC 2-Wire Output Stage In addition to the required peak signal level, the SLIC needs about 2 V from each power supply to bias the amplifier circuitry. It can be thought of as an internal saturation voltage. Combining the saturation voltage and the peak signal level, the required overhead can be expressed as: Voh = Vsat + $$\left(1 + \frac{2RP}{|ZT/R|}\right)^{\Lambda}V_{T/R}$$ = Vsat + $\left(1 + \frac{2RP}{|ZT/R|}\right)\sqrt{\frac{2|ZT/R|}{1000}} \times 10^{dBm/20}$ where VsAT is the combined internal saturation voltage between the Tip/Ring amplifiers and VBAT (4.0 V typ.). RP ( $\Omega$ ) is the protection resistor value. ZT/R ( $\Omega$ ) is the ac loop impedance. # Example 1, On-Hook Transmission of a Meter Pulse: Signal level: 2.2 Vrms into 200 $\Omega$ 35 $\Omega$ protection resistors ILOOP = 0 (on-hook transmission of the metering signal) Voh = $$4.0 + \left(1 + \frac{2 \times 35}{200}\right) \sqrt{2}(2.2)$$ = $8.2 \text{ V}$ #### dc Applications (continued) Accounting for Vsat tolerance of 0.5 V, a nominal overhead of 8.7 V would ensure transmission of an undistorted 2.2 V metering signal. #### **Adjusting Overhead Voltage** To adjust the open loop 2-wire voltage, pin DCR (44-pin PLCC only) is programmed at the midpoint of a resistive divider from ground to either –5 V or VBAT. In the case of –5 V, the overhead voltage will be independent of the battery voltage. Figure 24 shows the equivalent input circuit to adjust the overhead. Figure 24. Equivalent Circuit for Adjusting the Overhead Voltage The overhead voltage is programmed by using the following equation: Voh = $$7.1 - 18.18 \text{ VDCR}$$ = $7.1 - 18.18 \left( -5 \times \left( \frac{R_1 \parallel 5.5 \text{ k}\Omega}{R_2 + R_1 \parallel 5.5 \text{ k}\Omega} \right) \right)$ = $7.1 + 90.9 \left( \frac{R_1 \parallel 5.5 \text{ k}\Omega}{R_2 + R_1 \parallel 5.5 \text{ k}\Omega} \right)$ #### Adjusting dc Feed Resistance The dc feed resistance may be adjusted with the help of Figure 25. 12-2560 (C) Figure 25. Equivalent Circuit for Adjusting the dc Feed Resistance $$R_{DC} = 55 \Omega + 705 \Omega \frac{\Delta V_{DCR}}{\Delta V_{DCOUT}}$$ $$= 55 \Omega + 705 \Omega \left( \frac{R_1 \parallel 5.5 \text{ k}\Omega}{R_3 + R_1 \parallel 5.5 \text{ k}\Omega} \right)$$ # Adjusting Overhead Voltage and dc Feed Resistance Simultaneously The above paragraphs describe the independent setting of the overhead voltage and the dc feed resistance. If both need to be set to customized values, combine the two circuits as shown in Figure 26. 12-2561 (C) Figure 26. Adjusting Both Overhead Voltage and dc Feed Resistance ### dc Applications (continued) This is a equivalent circuit for adjusting both the dc feed resistance and overhead voltage together. The adjustments can be made by simple superposition of the overhead and dc feed equations: $$V_{OH} = 7.1 + 40 \left( \frac{R_1 \parallel 5.5 \text{ k}\Omega \parallel R_3}{R_2 + R_1 \parallel 5.5 \text{ k}\Omega \parallel R_3} \right)$$ $$R_{dc} = 55 \text{ k}\Omega + 705 \Omega \left( \frac{\text{R1} \parallel 5.5 \text{ k}\Omega}{\text{R3} + \text{R1} \parallel 5.5 \text{ k}\Omega} \right)$$ When selecting external components, select R1 on the order of 5 k $\Omega$ to minimize the programming inaccuracy caused by the internal 25 k $\Omega$ resistor. Lower values can be used; the only disadvantage is the power consumption of the external resistors. #### Loop Range The equation below can be rearranged to provide the loop range for a required loop current: $$RL = \frac{|V_{BAT}| - V_{OH}}{I_L} - 2RP - Rdc$$ #### Off-Hook Detection The loop closure comparator has built-in longitudinal rejection, eliminating the need for an external 60 Hz filter. This applies in both powerup and low-power scan states. The loop closure detection threshold is set by resistor RLCTH. Referring to Figure 27, NLC is high in an on-hook condition (ITR = 0, VDCOUT = 0), and VLCTH = 0.05 mA x RLCTH. The off-hook comparator goes low when VLCTH crosses zero and then goes negative: VLCTH = $$0.05$$ mA x RLCTH + VDCOUT = $0.05$ x RLCTH - $0.04167$ V/mA x ITR RLTCH( $k\Omega$ ) = $0.833$ ITR (mA) Figure 27. Off-Hook Detection Circuit #### **Ring Ground Detection** Pin ICM sinks a current proportional to the longitudinal loop current. It is also connected to an internal comparator whose output is pin RGDET. In a ground start application where Tip is open, the Ring ground current is half differential and half common mode. In this case, to set the Ring ground current threshold, connect a resistor RICM from pin ICM to Vcc. Select the resistor according to the following relation: $$\mathsf{Ricm}(\mathsf{k}\Omega) = \frac{\mathsf{Vcc} \times 120}{\mathsf{IRG}(\mathsf{mA})}$$ The above equation is shown graphically in Figure 17. It applies for the case of Tip open. The more general equation can be used in ground key application to detect a common-mode current Icm: $$Ricm(k\Omega) = \frac{Vcc \times 60}{Icm(mA)}$$ ## **Power Derating** Thermal considerations can affect the choice of 32-pin PLCC or 44-pin PLCC package. Operating temperature range, maximum current limit, maximum battery voltage, minimum dc loop, and protection resistor values will influence the overall thermal performance. This section shows the relevant design equations and considerations in evaluating the SLIC thermal performance. First, consider the L8560 SLIC in a 44-pin PLCC package. The still air thermal resistance is 47 °C/W; however, this number implies zero airflow as if the L8560 were totally enclosed in a box. A more realistic number would be 43 °C/W. This is an experimental number that represents a thermal impedance with no forced airflow (i.e., from a muffin fan), but from the natural airflow as seen in a typical switch cabinet. The SLIC will enter the thermal shutdown state at typically 165 °C. The thermal shutdown design should ensure that the SLIC temperature does not reach 165 °C under normal operating conditions. Assume a maximum ambient operating temperature of 85 °C, a maximum current limit of 45 mA, and a maximum battery of –52 V. Further, assume a (worst case) minimum dc loop of 100 $\Omega$ and that 100 $\Omega$ protection resistors are used at both Tip and Ring. 1. TTSD - TAMBIENT(max) = allowed thermal rise. 2. Allowed thermal rise = package thermal impedance ● SLIC power dissipation. SLIC power dissipation (Poiss) = 1.9 W Thus, if the total power dissipated in the SLIC is less than 1.9 W, it will not enter the thermal shutdown state. Total SLIC power is calculated as: Total Poiss = Maximum battery ● Maximum current limit + SLIC quiescent power. For the L8560, SLIC quiescent power (Pa) is approximated at 0.167 W. Thus, Total Pbiss = (-52 V • 45 mA) + 0.167 W Total PDISS = 2.34 W + 0.167 W Total Poiss = 2.507 W The power dissipated in the SLIC is the total power dissipation less the power that is dissipated in the loop. SLIC Poiss = Total power - Loop power Loop power = $(ILIM)^2 \bullet (RdcLOOP min + 2RP)$ Loop power = $(45 \text{ mA})^2 \bullet (100 \Omega + 200 \Omega)$ Loop power = 0.61 W SLIC power = 2.507 W - 0.61 W SLIC power = 1.897 W < 1.9 W Thus, in this example, the thermal design ensures that the SLIC will not enter the thermal shutdown state. The next example uses the 32-pin PLCC package and demonstrates the technique used to determine the maximum allowed current. In this example, assume a 0 $^{\circ}$ C to 70 $^{\circ}$ C operating range. Thus, TTSD - TAMBIENT (max) = allowed thermal rise To estimate the open-air thermal impedance, use the 43 °C/W parameter from the 44-pin PLCC and ratio the lead count. Thermal Impedance (32-pin PLCC) = 48 °C/W $$\bullet \left[ \frac{44}{32} \right]$$ = 59 °C/W Again: Allowed thermal rise = Thermal impedance ● SLIC power dissipation 95 °C = 59 °C/W ● SLIC power dissipation SLIC Poiss = 1.6 W In this example, again assume the dc loop + 2 $\bullet$ protection resistors = 300 $\Omega$ , then: $$(ILIM)(VBAT max) + PQ - (ILIM)^2 (Rdc + 2 RP) = 1.6 W$$ $$1 \cdot 52 + 0.167 - I^2 \cdot 300 = 1.6 \text{ W}$$ $$300 I^2 - 52 I + 1.433 = 0$$ This is a quadratic equation whose solution is in the form: $$X = \frac{-b \pm \sqrt{b^2 - 4ac}}{2a}$$ $$ILIM = \frac{52 \pm \sqrt{52^2 - (4)(300)(1.433)}}{2(300)}$$ $$ILIM = \frac{52 \pm 31.4}{600}$$ Ignore the "+" term: $$I_{LIM} = \frac{52 - 31.4}{600} = 34 \text{ mA}$$ ## Power Derating (continued) Thus, 34 mA is the maximum allowable current limit in the 32-pin PLCC package under the conditions given in this example. This type of analysis should be performed under the conditions of the user's particular application to ensure adequate thermal design. ## **Battery Switch** The L8560 SLIC provides an input for an auxiliary battery. Called VBAT2, this power supply should be lower in magnitude than the primary battery VBAT1. Under an acceptable loop condition, VBAT2 can be switched to provide the loop power through the amplifiers of the SLIC. The dc template, described in previous sections, is determined by the battery that is active—either VBAT1 or VBAT2. There are several important applications where use of a lower voltage battery in the off-hook state is desired to provide dc current to the loop, yet a higher voltage battery is desired in on-hook or ringing modes. These applications are typically short loop applications, such as an ISDN terminal adaptor, fiber-in-the-loop applications, or a cable telephony interface. In these applications, typically the maximum dc loop resistance (which includes the off-hook telephone handset plus twisted-cable pair) is relatively low. For example, Bellcore TA 909, Generic Requirements and Objectives for Fiber in the Loop Systems, specifies that in the off-hook state, 20 mA must be provided into a 430 $\Omega$ dc loop. To meet these requirements, a lower battery in the off-hook condition is important to minimize off-hook power consumption. Power conservation is important from a cost of energy point of view, and is vital in remotely powered POTS interface applications. While use of a low-voltage battery in off-hook short dc loops is important, certain on-hook applications, such as providing a balanced power Ring signal or maintaining compatibility with certain CPE such as answering machines, may require a higher magnitude battery. With the logic controlled battery switch, the L8560 is able to provide a higher-voltage battery to meet on-hook battery voltage requirements. At the same time, the L8560 can accept a lower-voltage auxiliary battery during short loop off-hook applications. If a dc/dc convertor with two fixed voltage outputs is used, tie the battery voltage that is higher in magnitude to VBAT1 and the voltage that is lower in magnitude to VBAT2. If it is desired to use a single battery supply or a dc/dc convertor with a single programmable voltage output, tie VBAT1 to VBAT2 and connect the battery to this node. Note that VBAT1 is forced during the balanced ringing state. #### **Power Ringing** The L8560 ringing SLIC is designed to generate a balanced trapezoidal power ring signal to Tip and Ring. Because the SLIC itself generates the power ringing signal, no ring relay is needed in this mode of operation. Alternatively, the L8560 SLIC can also be used in the more standard battery-backed, unbalanced ringing application. In this case, the ring signal is generated by a central ring generator and is bused to individual Tip/Ring pairs. A ringing relay is used during ringing to disconnect the SLIC from, and apply the ring generator to, the Tip and Ring pair. This section discusses in detail the use of the L8560 ringing SLIC in either mode of application. #### **Ringing SLIC Balanced Ring Signal Generation** **POTS for ISDN Terminal Adapters.** The L8560 ringing SLIC is designed to provide a balanced trapezoidal power ring signal to Tip and Ring. This mode of operation is suited for short loop, plain old telephone service (POTS) applications, such as ISDN terminal adapters (TA). When ISDN was first visualized, it was thought that we would all exchange our existing telephones for new, high-featured ISDN phones. Digital technology would drive these sets to very low costs. While this may happen in the future, the current demand is for the ISDN TA to service a standard analog telephone. The challenges of this application are discussed here along with a suggested solution. Until recently, POTS has been the exclusive domain of the service provider. Over its 100-year history, any architectural change was always required to be compatible with the existing installed local loop plant and all telephone sets. If this is the expectation of the TA, it would be capable of being connected into the residence phone wiring to drive every phone in the house. It would also be designed with enough backup battery to provide uninterrupted service during electrical power interruptions. In this case, adherence to a standard, such as Bellcore's TA-909, is recommended. # Power Ringing (continued) For the case where a TA is only going to provide limited service, the design can be made less costly by limiting the scope of the device. An example of this limited scope would be the provision of s analog jacks for a FAX/ modem and a phone set near the TA in a home office environment. A block diagram of a POTS design is outlined in Figure 28. Figure 28. POTS Controlled from an ISDN Terminal Adaptor The table below outlines the comparison of the main specifications associated with this mode of operation. Table 10. Bellcore TA-909 versus Typical New Telephone Equipment | Parameter | Belicore TA-909 | Typical New Phone | |------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------| | Protection | Must pass lightning and power cross requirements. | Won't see lightning if not wired throughout the house. | | | | Could see customer misuse. | | Ringing | Must be single-ended (unbalanced). Must deliver 40 Vrms into 5 REN load, not including | Newer phones (1986 to present) are typically under 1 REN. | | | loop. | Balanced or single-ended source will work. | | | Nonsquare wave (e.g., trapezoid) is permissible. | | | | Magnitude of negative dc level must be less than 75 V. | | | | Pretrip immunity to 6 μF II 10 kΩ. | | | SLIC | On-hook, must provide 40 V. | 10 V on-hook enough for phone. Allow at | | | Off-hook, must provide 20 mA into 530 $\Omega$ | least 25 V on-hook for some FAX and answering machines. | | Codec | Must meet ITU-T (formerly CCITT). | Should meet ITU-T (formerly CCITT). | # Power Ringing (continued) #### **Crest Factor** The balanced ring signal is generated by simply toggling the SLIC between the powerup state forward and powerup reverse battery states. The state change is done by applying a square wave (whose frequency is the desired ring frequency) to logic input B1. Capacitors FB1 and FB2 are used to control or ramp the speed of the transition of the battery reverse, thus shaping the balanced ring signal. Setting capacitor FB1 = FB2 = $0.0047 \, \mu F$ will give a crest factor that meets the Bellcore TA-909 requirement of ringing waveform crest factor between 1.2 and 1.6. Ringing waveforms of crest factors 1.6 and 1.2 are shown in Figure 29 and Figure 30. Notes: Slew Rate = 5.65 V/ms. trise = tfall = 23 ms. pwidth = 2 ms. period = 50 ms. Figure 29. Ringing Waveform Crest Factor = 1.6 Slew Rate = 10.83 V/ms. trise = tfall = 12 ms. pwidth = 13 ms. period = 50 ms. Figure 30. Ringing Waveform Crest Factor = 1.2 #### Power Ringing (continued) #### **Power Ringing Load** Bellcore TA-909 specifies that a minimum 40 Vrms must be delivered to a 5 REN ringing load of 1380 $\Omega$ + 40 $\mu$ F. During the ringing state, V<sub>BAT1</sub> is automatically applied to the Tip/Ring power amplifiers. For 5 REN load, it is recommended that V<sub>BAT1</sub> be set to -65 Vdc. Also during the power ring state, the dc current limit is automatically boosted by a factor of 2.8 over the current limit set by resistor R<sub>PROG</sub>. Both of these factors are necessary to ensure delivery of 40 Vrms to the North American 5 REN ringing load of 1380 $\Omega$ + 40 $\mu$ F. #### **Current-Limit Switch** The dc current is limited to a value determined by eternal resistor Rphog, an internal current source and the gain from Tip/Ring to pin DCOUT. Current limit is set by the equation: ``` IPROG * RPROG = ILIM * BDCOUT ``` #### Where: IPROG = the current from an internal current source RPROG = the external resistor used to set the current limit BDCOUT = the transconductance from Tip/Ring to DCOUT which is nominally 41.67 V/A During nonringing modes, the internal current source is set at 75 $\mu$ A, thus: ``` IPROG * RPROG = ILIM * BDCOUT RPROG = ILIM * BDCOUT/IPROG RPROG(K) = ILIM (mA) * 0.04167 (V/mA) / 75E-3 (mA) RPROG(K) = 0.556 * ILIM (mA) - Nonringing Modes ``` During the ring mode, the current limit is automatically increased by a factor of 2.8. This is done to provide sufficient ring to a true North American 5 REN load. This is done internally by increasing the value of IPROG from 75 $\mu$ A to 210 $\mu$ A, thus: ``` IPROG * RPROG = ILIM * BDCOUT RPROG = ILIM * BDCOUT/IPROG RPROG(K) = ILIM (mA) * 0.04167 (V/mA) / 210E-3 (mA) RPROG(K) = 0.198 * ILIM (mA) - Ringing Mode ``` Note that in either mode, the current limit region of the dc template has a high resistance (10K). ## Power Ringing (continued) #### Ring Trip Ring trip is accomplished by filtering the voltage seen at node DCOUT and applying it to the integrated ring trip comparator. DCOUT is a voltage proportional to the Tip/Ring current, and under short dc loop conditions, on-hook ringing current and off-hook current provide sufficient voltage differential at DCOUT to distinguish a ring trip condition has occurred. The ring trip comparator threshold is set via a resistor between the ring trip comparator and ground. Output NSTAT is automatically set to detect ring trip during the balanced ring mode. During quiet intervals of ringing, output NSTAT is automatically determined by the loop closure detector. The equivalent ring trip circuit for the balanced ringing SLIC application is shown in Figure 31. Figure 31. Equivalent Ring Trip Circuit for Balanced Ringing SLIC The equations governing Ring Trip are derived below. Capacitors C2 and C4 in conjunction with resistors R2 and R4 form a double-pole, low-pass filter that smooth the voltage seen at DCOUT. The poles of the filters are determined by C2 and C4. Where these poles are set will influence both the ripple seen at DCOUT and the speed of the transition of the voltage at DCOUT from the pretrip to the tripped level. For the derivation of the ring trip threshold equations, capacitors C2 and C4 can be ignored. Redrawing the circuit, ignoring the capacitors, and taking the Thevenin equivalent circuit of the network at RTSN gives: Figure 32. Thevenin Equivalent Ring Trip Circuit for Balanced Ringing SLIC 12-3348 (C) 12-3349 (C) # Power Ringing (continued) IRSTN = $$\frac{\left(\frac{R3}{R3 + R1}VDCOUT\right) - (-7V)}{\frac{R1R3}{R1 + R3} + R2 + 15 \text{ k}\Omega}$$ At the trip point, the internal current repeater will force IRTSP to be equal to IRTSN and VRTSP will be equal to VRTSN, which is -7 V. Thus at the trip point: $$IRTSN = IRTSP = \frac{0 - (-7)}{R4}$$ Thus: $$\frac{\left(\frac{R3}{R3 + R1}\right) V D C O U T + 7 V}{\frac{R1R3}{R1 + R3} + R2 + 15 k\Omega} = \frac{7 V}{R4}$$ Solving for VDCOUT, the voltage at DCOUT at the ring trip point is given by: $$V_{DCOUT} = 7(R3 + R1) \left[ \frac{R1}{R1R4 + R3R4} + \frac{R2}{R3R4} + \frac{15 \text{ k}\Omega}{R3R4} - \frac{1}{R3} \right]$$ (TRIP) The loop current at ring trip is given by: $$ILOOP(TRIP) = (VDCOUT)/(\beta DCOUT)$$ For the L8560, the gain ( $\beta$ ) at pin DCOUT is 41.67 V/A. Capacitors C<sub>2</sub> and C<sub>4</sub> along with resistors R<sub>2</sub> and R<sub>4</sub>, respectively, form low-pass filters to filter the ac voltage seen at DCOUT before it is applied to the ring trip comparator input. The lower the pole of the filter, the less the ripple, but also the slower the state transition at NSTAT. Poles in the neighborhood of 2.5 Hz—3 Hz are suggested; as given by: $$f_{LP} = \frac{1}{\pi R_2 C_2}$$ $$f_{LP} = \frac{1}{\pi B_4 C_4}$$ In the reference designs discussed in the next section, the ring trip threshold is set for 50 mA with: $R_1 = 210 \text{ k}\Omega$ $R_2 = 124 \text{ k}\Omega$ $C_2 = 0.1 \, \mu F$ $R_3 = 562 \text{ k}\Omega$ $R_4 = 351 \text{ k}\Omega$ $C_4 = 0.1 \mu F$ ## Power Ringing (continued) #### **Reference Designs for ISDN TA Applications** Two POTS circuits for reference design are shown in Figure 33 and Figure 34. In Figure 33, the L8560 SLIC and T7503 Codec are used. The ac circuit is designed per Bellcore TA-909 with a 600 $\Omega$ resistive termination and hybrid circuit, with the transmit gain set for -2 dB and the receive gain set for -4 dB. The T7503 Codec is compatible with the T7237 U-interface transceiver and the T7256 SCNT1 interface. The second POTS reference design in Figure 34 uses L8560 SLIC and T7501 Codec. The ac circuit is also designed per Bellcore TA-909 with a 600 $\Omega$ resistive termination and hybrid circuit, with the transmit gain set for -2 dB and the receive gain set for -4 dB. The T7501 Codec is compatible with the T7250C S-interface IC. Notes: TX = -2 dB. RX = -4 dB. $Termination = 600 \ \Omega.$ Hybrid Balance = 600 \ \Omega. Figure 33. POTS Interface with Balanced Ringing Using L8560 SLIC and T7503 Codec # Power Ringing (continued) Table 11. Parts List for Balanced Ringing Using T7503 Codec | Name | Value | Function | | |------------------------|---------------------|---------------------------------------------------------------------------------------------------------------|--| | Integrated Circu | uits | | | | SLIC | L8560 | Subscriber loop interface circuit (SLIC). | | | Protector | L7591 | Secondary protection. | | | Codec | T7503 | First-generation codec. | | | Fault Protection | n | | | | Rрт | 20 Ω PTC | Overcurrent protection. | | | RPR | 20 Ω PTC | Overcurrent protection. | | | Power Supply | | | | | Сват1 | 0.1 μF, 20%, 100 V | VBAT filter capacitor. | | | Сват2 | 0.1 μF, 20%, 100 V | VBAT filter capacitor. | | | Ccc | 0.1 μF, 20%, 10 V | Vcc filter capacitor. | | | CF1 | 0.47 μF, 20%, 100 V | With CF2, improves idle-channel noise. | | | CF2 | 0.1 μF, 20%, 100 V | With CF1, improves idle-channel noise. | | | Свѕ | 0.1 μF, 20%, 100 V | Slows battery switch transition. | | | dc Profile/Ringi | ing | | | | CFB1 | 4.7 nF, 20%, 100 V | With CFB2, slows rate of forward/reverse battery transition. Sets crest factor of balanced power ring signal. | | | CFB2 | 4.7 nF, 20%, 100 V | With CFB1, slows rate of forward/reverse battery transition. Sets crest factor of balanced power ring signal. | | | RPROG | 22.1 kΩ, 1%, 1/4 W | Sets dc loop current. | | | ac Characterist | ics | | | | Rтg | 4.32 kΩ, 1%, 1/4 W | Sets internal transmit path gain to 19.2. | | | Св2 | 0.1 μF, 20%, 100 V | ac/dc separation capacitor. | | | Cc1 | 0.47 μF, 20%, 10 V | dc blocking capacitor. | | | Cc2 | 0.47 μF, 20%, 10 V | dc blocking capacitor. | | | Втз | 174 kΩ, 1%, 1/4 W | With Rep and Recv, sets ac termination impedance. | | | Recv | 196 kΩ, 1%, 1/4 W | With Rgp and Rt3, sets receive gain. | | | Rgp | 45.3 kΩ, 1%, 1/4 W | With RT3 and RRCv, sets ac termination impedance and receive gain. | | | Rgn | 45.3 kΩ, 1%, 1/4 W | Compensates for input bias offset at RCVN/RCVP. | | | <b>В</b> т6 | 154 kΩ, 1%, 1/4 W | With Rx, sets transmit gain in codec. | | | Rx | 182 kΩ, 1%, 1/4 W | With RT6, sets transmit gain in codec. | | | Rнв1 | 374 kΩ, 1%, 1/4 W | Sets hybrid balance. | | | Supervision | | | | | Rьстн | 8.25 kΩ, 1%, 1/4 W | Sets loop closure (off-hook) threshold. | | | R <sub>1</sub> (RTS2) | 210 kΩ, 1%, 1/4 W | With R <sub>2</sub> , R <sub>3</sub> , and R <sub>4</sub> sets ring trip threshold. | | | R <sub>2</sub> (RTSN) | 124 kΩ, 1%, 1/4 W | With R <sub>1</sub> , R <sub>3</sub> , and R <sub>4</sub> sets ring trip threshold. | | | C <sub>2</sub> (CRTSN) | 0.1 μF, 20%, 50 V | With R2 sets pole of low-pass ring trip sense filter. | | | R <sub>3</sub> (RTS3) | 562 kΩ, 1%, 1/4 W | With R <sub>1</sub> , R <sub>2</sub> , and R <sub>4</sub> sets ring trip threshold. | | | R4 (RTSP) | 351 kΩ, 1%, 1/4 W | With R <sub>1</sub> , R <sub>2</sub> , and R <sub>3</sub> sets ring trip threshold. | | | C4 (CRTSP) | 0.1 μF, 20%, 10 V | With R4 sets pole of low-pass ring trip sense filter. | | # **Design Considerations** Table 12 shows the design parameters of the application circuit shown in Figure 33. Components that are adjusted to program these values are also shown. Table 12. 600 $\Omega$ Design Parameters | Design Parameter | Parameter Value | Components Adjusted | | |-------------------------------|-----------------|---------------------|--| | Loop Closure Threshold | 10 mA | Rьстн | | | dc Loop Current Limit | 40 mA | RPROG | | | dc Feed Resistance | 55 Ω | <del></del> | | | 2-wire Signal Overload Level | 3.14 dBm | <del>_</del> | | | ac Termination Impedance | 600 Ω | RT1, RGP, RRCV | | | Hybrid Balance Line Impedance | 600 Ω | Rнв1 | | | Transmit Gain | -2 dB | <b>Р</b> т6, Рх | | | Receive Gain | -4 dB | RRCV, RGP, RT3 | | Notes: TX = -2 dB. RX = -4 dB. $Termination = 600 \ \Omega.$ Hybrid Balance = 600 \ \Omega. Figure 34. POTS Interface with Balanced Ringing Using L8560 SLIC and T7501 Codec # **Design Considerations** (continued) Table 13. Parts List for Balanced Ringing Using T7501 Codec | Name | Value | Function | | |------------------------|---------------------|---------------------------------------------------------------------------------------------------------------|--| | Integrated Circuits | S | | | | SLIC | L8560 | Subscriber loop interface circuit (SLIC). | | | Protector | L7591 | Secondary protection. | | | Codec | T7501 | First-generation codec. | | | Fault Protection | | | | | Rрт | 20 Ω PTC | Overcurrent protection. | | | RPR | 20 Ω PTC | Overcurrent protection. | | | Power Supply | | | | | Сват1 | 0.1 μF, 20%, 100 V | VBAT filter capacitor. | | | Свата | 0.1 μF, 20%, 100 V | VBAT filter capacitor. | | | Ccc | 0.1 μF, 20%, 10 V | Vcc filter capacitor. | | | CF1 | 0.47 μF, 20%, 100 V | With CF2, improves idle-channel noise. | | | CF2 | 0.1 μF, 20%, 100 V | With CF1, improves idle-channel noise. | | | CBS | 0.1 μF, 20%, 100 V | Slows battery switch transition. | | | dc Profile/Ringing | | | | | CFB1 | 4.7 nF, 20%, 100 V | With CFB2, slows rate of forward/reverse battery transition. Sets crest factor of balanced power ring signal. | | | CFB2 | 4.7 nF, 20%, 100 V | With CFB1, slows rate of forward/reverse battery transition. Sets crest factor of balanced power ring signal. | | | RPROG | 22.1 kΩ, 1%, 1/4 W | Sets dc loop current. | | | ac Characteristics | ; | | | | RtG | 4.32 kΩ, 1%, 1/4 W | Sets internal transmit path gain to 19.2. | | | Св2 | 0.1 μF, 20%, 100 V | ac/dc separation capacitor. | | | RT2 | 20 kΩ, 1%, 1/4 W | With Rx, sets transmit gain. | | | Rx | 66.5 kΩ, 1%, 1/4 W | With RT2, sets transmit gain. | | | RT1 | 86.6 kΩ, 1%, 1/4 W | With RgN and RRCV, sets ac termination impedance. | | | RRCV | 18.2 kΩ, 1%, 1/4 W | With RgN and Rt1, sets receive gain. | | | Rgn | 6.49 kΩ, 1%, 1/4 W | With RT1 and RRCV, sets ac termination impedance and receive gain. | | | Rgp | short, 1%, 1/4 W | Compensates for input bias offset at RCVN/RCVP. | | | Втз | 19.2 kΩ, 1%, 1/4 W | Input to codec. | | | <b>R</b> нв1 | 18.2 kΩ, 1%, 1/4 W | Sets hybrid balance. | | | Supervision | <del> </del> | | | | Rьстн | 8.25 kΩ, 1%, 1/4 W | Sets loop closure (off-hook) threshold. | | | R <sub>1</sub> (RTS2) | 210 kΩ, 1%, 1/4 W | With R <sub>2</sub> , R <sub>3</sub> , and R <sub>4</sub> sets ring trip threshold. | | | R <sub>2</sub> (RTSN) | 124 kΩ, 1%, 1/4 W | With R <sub>1</sub> , R <sub>3</sub> , and R <sub>4</sub> sets ring trip threshold. | | | C <sub>2</sub> (CRTSN) | 0.1 μF, 20%, 50 V | With R <sub>2</sub> sets pole of low-pass ring trip sense filter. | | | R <sub>3</sub> (RTS3) | 562 kΩ, 1%, 1/4 W | With R <sub>1</sub> , R <sub>2</sub> , and R <sub>4</sub> sets ring trip threshold. | | | R4 (RTSP) | 351 kΩ, 1%, 1/4 W | With R <sub>1</sub> , R <sub>2</sub> , and R <sub>3</sub> sets ring trip threshold. | | | C4 (CRTSP) | 0.1 μF, 20%, 10 V | With R4, sets pole of low-pass ring trip sense filter. | | # **Design Considerations** (continued) Table 14 shows the design parameters of the application circuit shown in Figure 34. Components that are adjusted to program these values are also shown. Table 14. 600 $\Omega$ Design Parameters | Design Parameter | Parameter Value | Components Adjusted | | |-------------------------------|-----------------|---------------------|--| | Loop Closure Threshold | 10 mA | Rьстн | | | dc Loop Current Limit | 40 mA | RPROG | | | dc Feed Resistance | 55 Ω | <del></del> | | | 2-wire Signal Overload Level | 3.14 dBm | _ | | | ac Termination Impedance | 600 Ω | RT1, RGP, RRCV | | | Hybrid Balance Line Impedance | 600 Ω | Rнв1 | | | Transmit Gain | −2 dB | Rтє, Rx | | | Receive Gain | -4 dB | RRCV, RGP, RT3 | | #### **Unbalanced Bused Ring Signal Application** The L8560 SLIC can also be used in the standard battery-backed, unbalanced ringing application. In this case, the ring signal is generated by a central ring generator and is bused to individual Tip/Ring pairs. A ringing relay is used during ringing to disconnect the SLIC from, and apply the ring generator to, the Tip and Ring pair. #### **Ring Trip Detection** The ring trip circuit is a comparator that has a special input section optimized for this application. The equivalent circuit is shown in Figure 35, along with its use in an application using unbalanced, battery-backed ringing. Figure 35. Ring Trip Equivalent Circuit and Equivalent Application The comparator input voltage compliance is Vcc to Vbat, and the maximum current is 240 $\mu$ A in either direction. Its application is straightforward. A resistance (Rtsn + Rts2) in series with the Rtsn input establishes a current that is repeated in the Rtsn input. A slightly lower resistance (Rtsn) is placed in series with the Rtsn input. When ringing is being injected, no dc current flows through Rts1, and so the Rtsn input is at a lower potential than Rtsn. When enough dc loop current flows, the Rtsn input voltage increases to trip the comparator. In Figure 35, a low-pass filter with a double pole at 2 Hz was implemented to prevent false ring trip. The following example illustrates how the detection circuit of Figure 35 will trip at a 12.5 mA dc loop current using a -48 V battery. $$I_{N} = \frac{-7 - (-48)}{2.289 \text{ M}\Omega}$$ $$= 17.9 \mu A$$ The current In is repeated as IP in the positive comparator input. The voltage at comparator input RTSP is: Using this equation and the values in the example, the voltage at input RTSP is -12 V during ringing injection ( $l_{LOOP(dc)} = 0$ ). Input RTSP is therefore at a level of 5 V below RTSN. When enough dc loop current flows through RTS1 to raise its dc drop to 5 V, the comparator will trip. ## **Design Considerations** (continued) In this example: $$ILOOP(dc) = \frac{5 \text{ V}}{402 \Omega}$$ $$= 12.5 \text{ mA}$$ Note that during ringing in this mode of operation, both the NLC and NRDET circuits are active. During the actual ringing, NRDET is connected and NLC is isolated from Tip and Ring by the ring relay; thus NSTAT reflects the status at NRDET. During quiet intervals of ringing, NLC is connected and NRDET is isolated from Tip and Ring by the ring relay; thus NSTAT reflects the status at NLC. Thus, during ring cadence, the logic input that drives the ring relay can be used as an indication as to whether NRDET or NLC appears at output NSTAT. A basic loop start reference circuit, using bused ringing with the L8560 SLIC and T7504 first-generation codec is shown in Figure 36. This circuit is designed for a 600 $\Omega$ resistive termination impedance and hybrid balance. Transmit and receive gains are both set at 0 dB. Figure 36 shows the ground start application. Notes: TX = 0 dB. RX = 0 dB. $Termination = 600 \ \Omega$ $Hybrid = 600 \ \Omega.$ Figure 36. Basic Loop Start Application Circuit Using T7504 Type Codec and Bused Ringing 12-2821 (C) # Applications (continued) # **Design Considerations** (continued) Figure 37. Ground Start Application Circuit Table 15. Parts List for Loop Start with Bused Ringing and Ground Start Applications | Name | Value | Function | | | | |---------------------|--------------------------------------------------------|-------------------------------------------|--|--|--| | Integrated Circuits | | | | | | | SLIC | _ | Subscriber loop interface circuit (SLIC). | | | | | Protector | 250 V Thyristor type (e.g., Teccor* P2103/SGS TPA180B) | Secondary protection. | | | | | Ringing Relay | L7581 | Switches ringing signals. | | | | | Codec | T7504 | First-generation codec. | | | | | Fault Protection | on | | | | | | <b>R</b> PT | 20 Ω PTC . | Protection resistor. | | | | | Rea | 20 Ω PTC | Protection resistor. | | | | | Power Supply | | | | | | | CBAT1 | 0.1 μF, 20%, 100 V | Vват filter capacitor. | | | | | Сват2 | 0.1 μF, 20%, 100 V | VBAT filter capacitor. | | | | | Ccc | 0.1 μF, 20%, 10 V | Vcc filter. | | | | | CF1 | 0.47 μF, 20%, 100 V | With CF2, improves idle-channel noise. | | | | | CF2 | 0.1 μF, 20%, 100 V | With CF1, improves idle-channel noise. | | | | | Свѕ | 0.1 μF, 20%, 100 V | Slows battery switch transition. | | | | | dc Profile | dc Profile | | | | | | RPROG | 22.1 kΩ, 1%, 1/4 W | Sets dc loop current. | | | | <sup>\*</sup> Teccor is a registered trademark of Teccor, Inc. # **Design Considerations** (continued) Table 15. Parts List for Loop Start with Bused Ringing and Ground Start Applications (continued) | Name | Value | Function | |---------------------|---------------------|-----------------------------------------------------------------------------| | ac Characteri | istics | | | Rgx | 4.32 kΩ, 1%, 1/4 W | Sets internal transmit path gain of 9.6. | | Св2 | 0.1 μF, 20%, 100 V | ac/dc separation capacitor. | | Rтз | 174 kΩ, 1%, 1/4 W | With Rep and Recv, sets ac termination impedance. | | RRCV | 113 kΩ, 1%, 1/4 W | With Rgp and Rt3, sets receive gain. | | Rgp | 48.7 kΩ, 1%, 1/4 W | With Rt3 and Recv, sets ac termination impedance and receive gain. | | Rgn | 48.7 kΩ, 1%, 1/4 W | Compensates for input bias offset at RCVN/RCVP. | | Cc1 | 0.47 μF, 20%, 10 V | dc blocking capacitor. | | C <sub>C2</sub> | 0.47 μF, 20%, 10 V | dc blocking capacitor. | | <b>R</b> т6 | 121 kΩ, 1%, 1/4 W | With Rx, sets transmit gain in codec. | | Rx | 182 kΩ, 1%, 1/4 W | With Rτ <sub>6</sub> , sets transmit gain in codec. | | Rнв1 | 182 kΩ, 1%, 1/4 W | Sets hybrid balance. | | Supervision | | | | Rьстн | 8.25 kΩ, 1%, 1/4 W | Sets loop closure (off-hook) threshold. | | RTS1 | 402 Ω, 5%, 2 W | Ringing source series resistor. | | RTS2 | 274 kΩ, 5%, 1/4 W | With CRTS2, forms first pole of a double pole, 2 Hz ring trip sense filter. | | CRTS1 | 0.022 μF, 20%, 5 V | With RTSN and RTSP, forms second 2 Hz filter pole. | | CRTS2 | 0.27 μF, 20%, 100 V | With RTS2, forms first 2 Hz filter pole. | | RTSN | 2 MΩ, 5%, 1/4 W | With CRTS1 and RTSP, forms second 2 Hz filter pole. | | RTSP | 2 MΩ, 5%, 1/4 W | With CRTs1 and RTSN, forms second 2 Hz filter pole. | | RLK | 2.58 MΩ, 5%, 1/4 W | Sets loop leakage detection threshold. | | <b>Ground Start</b> | | | | Сісм | 0.47 μF, 20%, 10 V | Provides 60 Hz filtering for ring ground detection. | | RGDET | 100 kΩ, 20%, 1/4 W | Digital output pull-up resistor. | | <b>R</b> ісм2 | 82.5 kΩ, 1%, 1/4 W | Sets ring ground detection threshold. | ## **Design Considerations** (continued) Table 16 shows the design parameters of the application circuit shown in Figure 36. Components that are adjusted to program these values are also shown. Table 16. 600 $\Omega$ Design Parameters | Design Parameter | Parameter Value | Components Adjusted | | |-------------------------------|-----------------|-------------------------|--| | Loop Closure Threshold | 10 mA | Rьстн | | | dc Loop Current Limit | 40 mA | RPROG | | | dc Feed Resistance | 55 Ω | | | | 2-wire Signal Overload Level | 3.14 dBm | | | | ac Termination Impedance | 600 Ω | RT3, RGP, RRCV | | | Hybrid Balance Line Impedance | 600 Ω | Rнв1 | | | Transmit Gain | 0 dB | <b>Я</b> т6, <b>R</b> x | | | Receive Gain | 0 dB | RRCV, RGP, RT3 | | ## ac Design There are four key ac design parameters. **Termination impedance** is the impedance looking into the 2-wire port of the line card. It is set to match the impedance of the telephone loop in order to minimize echo return to the telephone set. **Transmit gain** is measured from the 2-wire port to the PCM highway, while **receive gain** is done from the PCM highway to the transmit port. Finally, the **hybrid balance** network cancels the unwanted amount of the receive signal that appears at the transmit port. At this point in the design, the codec needs to be selected. The discrete network between the SLIC and the codec can then be designed. Below is a brief codec feature and selection summary. #### **First-Generation Codecs** These perform the basic filtering, A/D (transmit), D/A (receive), and $\mu$ -law/A-law companding. They all have an op amp in front of the A/D converter for transmit gain setting and hybrid balance (cancellation at the summing node). Depending on the type, some have differential analog input stages, differential analog output stages, and $\mu$ -law/A-law selectability. This generation of codec has the lowest cost. It is most suitable for applications with fixed gains, termination impedance, and hybrid balance. #### **Second-Generation Codecs** This class of devices includes a microprocessor interface for software control of the gains and hybrid balance. The hybrid balance is included in the device. ac programmability adds application flexibility and saves several passive components. It also adds several I/O latches that are needed in the application. It does not have the transmit op amp, since the transmit gain and hybrid balance are set internally. #### **Third-Generation Codecs** This class of devices includes the gains, termination impedance, and hybrid balance—all under microprocessor control. Depending on the device, it may or may not include latches. In the codec selection, increasing software control and flexibility are traded for device cost. To help decide, it may be useful to consider the following: Will the application require only one value for each gain and impedance? Will the board be used in different countries with different requirements? Will several versions of the board be built? If so, will one version of the board be most of the production volume? Does the application need only real termination impedance? Does the hybrid balance need to be adjusted the in the field? ## ac Design (continued) ac equivalent circuits using a T7504 Codec (Vcc only) are shown in Figures 38 and 39. Figure 38. ac Equivalent Circuit Not Including Spare Op Amp Figure 39. ac Equivalent Circuit Including Spare Op Amp ## ac Design (continued) In the preceding examples, use of a first-generation codec is shown. The equations for second- and third-generation codecs are simply subsets of these. There are two examples below: The first shows the simplest circuit, which uses a minimum number of discrete components to synthesize a real termination impedance. The second example shows the use of the uncommitted op amp to synthesize a complex termination. The design has been automated in a DOS-based program, available on request. #### **Example 1, Real Termination:** The following design equations refer to the circuit in Figure 38. Use these to synthesize real termination impedance. #### Termination Impedance: $$zT = \frac{VT/R}{-itr}$$ $$zT = 2RP + \frac{3200}{1 + \frac{RT1}{RGP} + \frac{RT1}{RRCV}}$$ #### Receive Gain: $$grcv = \frac{V_{T/R}}{V_{FR}}$$ $$grcv = \frac{8}{\left(1 + \frac{R_{RCV}}{R_{T1}} + \frac{R_{RCV}}{R_{GR}}\right)\left(1 + \frac{Z_{T/R}}{Z_{T/R}}\right)}$$ #### Transmit Gain: $$gtx = \frac{VGSX}{VT/R}$$ $$gtx = \frac{-Rx}{RT2} \times \frac{400}{7T/R}$$ #### **Hybrid Balance:** $$h_{\text{bal}} = 20 \log \left( \frac{Rx}{R_{\text{HB}}} - gtx \times g_{\text{rcv}} \right)$$ $$h_{\text{bal}} = 20 \log \left( \frac{\text{VGSX}}{\text{VFR}} \right)$$ To optimize the hybrid balance, the sum of the currents at the VFX input of the codec op amp should be set to 0. The expression for ZHB becomes: $$\mathsf{RHB}(\mathsf{k}\Omega) = \frac{\mathsf{Rx}}{\mathsf{gtx} \times \mathsf{grcv}}$$ #### **Example 2, Complex Termination:** For complex termination, the spare op amp is used (see Figure 39). $$zT = 2RP + \frac{3200}{1 + \frac{RT1}{RGN} + \frac{RT1}{RRCV}} \left(\frac{ZT5}{RT4}\right)$$ $$= 2RP + k(ZT5)$$ $$grcv = \frac{8}{\left(1 + \frac{RRCV}{RT1} + \frac{RRCV}{RGN}\right)\left(1 + \frac{ZT}{ZT/R}\right)}$$ $$gtx = \frac{Rx}{RT2} \times \frac{400}{ZT/R} \times \frac{ZT5}{RT4} \left(1 + \frac{RT5X}{ZT5} + \frac{RT5X}{RT1 + RGN||RRCV|}\right)$$ The hybrid balance equation is the same as in Example 1. # **Outline Diagrams** Dimensions are in millimeters. ## 32-Pin PLCC 5-3813 (C) # Outline Diagrams (continued) Dimensions are in millimeters. ## 44-Pin PLCC 5-2506r.7 # **Ordering Information** | Device Code | Description | Package | Comcode | |--------------------------------|----------------|-------------|-----------| | LUCL8560AAU | Low-power SLIC | 32-Pin PLCC | 107805889 | | LUCL8560AAU-TR | Low-power SLIC | 32-Pin PLCC | 107805905 | | LUCL8560AP-D (dry bag) | Low-power SLIC | 44-Pin PLCC | 107891111 | | LUCL8560AP-DT (T & R, dry bag) | Low-power SLIC | 44-Pin PLCC | 107891129 | For additional information, contact your Microelectronics Group Account Manager or the following: INTERNET: http://www.lucent.com/micro U.S.A.: Microelectronics Group, Lucent Technologies Inc., 555 Union Boulevard, Room 30L-15P-BA, Allentown, PA 18103 1-800-372-2447, FAX 610-712-4106 (In ČANADA: 1-800-553-2448, FAX 610-712-4106), e-mail docmaster@micro.lucent.com ASIA PACIFIC: Microelectronics Group, Lucent Technologies Singapore Pte. Ltd., 77 Science Park Drive, #03-18 Cintech III, Singapore 118256 Tel. (65) 778 8833, FAX (65) 777 7495 JAPAN: Microelectronics Group, Lucent Technologies Japan Ltd., 7-18, Higashi-Gotanda 2-chome, Shinagawa-ku, Tokyo 141, Japan Tel. (81) 3 5421 1600, FAX (81) 3 5421 1700 For data requests in Europe: MICROELECTRONICS GROUP DATALINE: Tel. (44) 1734 324 299, FAX (44) 1734 328 148 For technical inquiries in Europe: CENTRAL EUROPE: (49) 89 95086 0 (Munich), NORTHERN EUROPE: (44) 1344 865 900 (Bracknell UK), FRANCE: (33) 1 41 45 77 00 (Paris), SOUTHERN EUROPE: (39) 2 6601 1800 (Milan) or (34) 1 807 1700 (Madrid) Lucent Technologies Inc. reserves the right to make changes to the product(s) or information contained herein without notice. No liability is assumed as a result of their use or application. No rights under any patent accompany the sale of any such product(s) or information. Copyright © 1996 Lucent Technologies Inc. All Rights Reserved Printed in U.S.A. **Lucent Technologies** microelectronics group