

# 10 AMP, 100 VOLT RAD HARD MOSFET POWER 3-PHASE MOTOR DRIVE HYBRID

# 4304RH

4707 Dey Road Liverpool, N.Y. 13088

(315) 701-6751

#### FEATURES:

- 100V, 10 Amp Capability
- Ultra Low Thermal Resistance Junction to Case 2.5° C/W (Each MOSFET)
- Self-Contained, Lowside/Highside Drive Circuitry
- Bootstrap High-Side Supplies
- Under-Voltage Lockout
- Capable of Switching Frequencies to 25KHz
- Isolated Case Allows Direct Heat Sinking
- Bolt-down Design Allows Superior Heat Dissipation
- Total Dose Tested to 450K RAD (Method 1019.7 Condition A)
- Contact MSK for MIL-PRF-38534 Qualification and Appendix G (Radiation) Status



#### **DESCRIPTION:**

The MSK 4304RH is a radiation hardened 10 Amp, 3 Phase Bridge Power Motor Drive Hybrid with a 100 volt maximum rating on the output switches. The internal components have been selected to provide total dose tolerance for military and space applications. The output switches are MOSFETs. This new power motor drive hybrid is 5.0 volt input logic compatible. Under-voltage lockout prevents the bridge from starting before the supply voltage rises high enough for complete turn-on of the output switches. The internal high-side bootstrap power supply derived from the + VB supply completely eliminates the need for 3 floating independent power supplies.

#### **EQUIVALENT SCHEMATIC**



#### TYPICAL APPLICATIONS



3 PHASE SIX STEP DC BRUSHLESS MOTOR DRIVE OR 3 PHASE SINUSOIDAL INDUCTION MOTOR DRIVE

# PIN-OUT INFORMATION

| 1  | H INA | 20 | V+  |
|----|-------|----|-----|
| 2  | L INA | 19 | N/C |
| 3  | + VCC | 18 | AV- |
| 4  | H INB | 17 | ΑØ  |
| 5  | L INB | 16 | N/C |
| 6  | COM   | 15 | BV- |
| 7  | + VDD | 14 | ВØ  |
| 8  | + VB  | 13 | N/C |
| 9  | H INC | 12 | CV- |
| 10 | L INC | 11 | CØ  |

# ABSOLUTE MAXIMUM RATINGS

| V+                  | High Voltage Supply 9 100V                   | TsT  | Storage Temperature Range -65° to +150°C            |
|---------------------|----------------------------------------------|------|-----------------------------------------------------|
| + VD                | D Logic Supply                               | TLD  | Lead Temperature Range                              |
|                     | N Logic Input Voltage                        |      | (10 Seconds)                                        |
|                     | Logic Input Current                          |      | Case Operating Temperature                          |
| + VC                | C Lowside Supply                             | •    | MSK 4304RH40°C to +85°C                             |
|                     | Highside Supply                              |      | MSK 4304K/H/E RH55°C to + 125°C                     |
| lout                | Continuous Output Current                    | . TJ | Junction Temperature + 150° C                       |
| lрк                 | Peak Output Current                          |      | ·                                                   |
| $\theta$ JC         | Thermal Resistance @ 125°C                   |      |                                                     |
|                     | (Output Switches, Junction to Case) 2.5° C/W | •    |                                                     |
| + VE<br>Iout<br>Ipk | Highside Supply                              | TJ   | MSK 4304K/H/E RH55 $^{\circ}$ C to + 125 $^{\circ}$ |

#### **ELECTRICAL SPECIFICATIONS**

| Parameters                                    | Test Conditions ®                              | GROUP A<br>SUBGROUP | (3)<br>MSK 4304K/H/E RH |      |      | MSK 4304RH |      |      | UNITS |
|-----------------------------------------------|------------------------------------------------|---------------------|-------------------------|------|------|------------|------|------|-------|
|                                               |                                                | 5                   | Min.                    | Тур. | Max. | Min.       | Тур. | Max. |       |
| OUTPUT CHARACTERISTICS                        |                                                |                     |                         |      |      |            |      |      |       |
| Drain-Source ON Resistance (1)                | IDS = 10A                                      | 1                   | -                       | -    | 0.08 | -          | -    | 0.08 | Ω     |
| (each MOSFET) (for thermal calculations onl   |                                                | 2                   | -                       | -    | 0.16 | -          | -    | -    | Ω     |
| (cach wood E1) (for thermal calculations only |                                                | 3                   | -                       | -    | 0.08 | -          | -    | -    | Ω     |
| Drain-Source Voltage (VDS(on))                | S(on)) IDS = 10A                               | 1                   | -                       | 8.0  | 1.5  | -          | 0.8  | 1.6  | volts |
| (each MOSFET)                                 |                                                | ① 2                 | -                       | 1.4  | 2.4  | -          | -    | -    | volts |
| (cacil wosi E1)                               |                                                | ① 3                 | -                       | 0.6  | 1.2  | -          | -    | -    | volts |
| <u> </u>                                      | V+ = 80V                                       | 1                   | -                       | 1    | 25   | -          | 1    | 25   | μΑ    |
| Leakage Current (Each MOSFET)                 | V+ = 80V                                       | 2                   | -                       | 10   | 250  | -          | -    | -    | μΑ    |
|                                               | V+ = 80V                                       | 3                   | -                       | 1    | 25   | -          | -    | -    | μΑ    |
|                                               | $ID = 10A$ , $di/dt = 100A/\mu S$              | -                   | -                       | -    | 370  | -          | -    | 370  | nS    |
| BIAS SUPPLY CHARACTERISTICS                   |                                                |                     |                         |      |      |            |      |      |       |
| + VCC Bias Current                            | + VCC = 15V                                    | 1,3                 | -                       | 0.02 | 2    | -          | 0.02 | 2    | mA    |
| VOC Bids Current                              | 1 000=100                                      | 2                   | -                       | -    | 6    | -          | -    | 6    | mA    |
| + VB Bias Current                             | + VB= 15V                                      | 1,3                 | -                       | 0.02 | 2    | -          | 0.02 | 2    | mA    |
| TVD Blas Culterit                             | 1 45- 134                                      | 2                   | -                       | -    | 6    | -          | -    | 6    | mA    |
| + VDD Bias Current                            | + VDD= 15V                                     | 1,2,3               | -                       | 4.5  | 9    | -          | 4.5  | 9    | mA    |
| INPUT SIGNAL CHARACTERISTICS                  | INPUT SIGNAL CHARACTERISTICS                   |                     |                         |      |      |            |      |      |       |
| Positive Trigger Threshold Voltage ①          | + VCC= 15V                                     | -                   | -                       | 2.3  | 3.0  | -          | 2.3  | 3.0  | volts |
| Negative Trigger Threshold Voltage ①          | + VCC= 15V                                     | -                   | 0.8                     | 1.8  | -    | 0.8        | 1.8  | -    | volts |
| Under-voltage Lockout ⑥                       | + VDD                                          | 1,2,3               | 8.0                     | 10   | 12.0 | 8.0        | 10   | 12.0 | volts |
| Logic Input Current                           | All Inputs $\frac{V_{IN} = + 5V}{V_{IN} = 0V}$ | / 1,2,3             | -                       | 25   | 75   | -          | 25   | 75   | μΑ    |
| Logic input our ent                           |                                                | / 1,2,3             | -10                     | -1.2 | -    | -10        | -1.2 | -    | μΑ    |
| Switching Loss Inductive Load ①               | E(ON                                           | ) 4                 | -                       | TBD  | -    | -          | TBD  | -    | μJ    |
| Switching Loss madelive Load (1)              | E(OFF                                          | ) 4                 | -                       | TBD  | -    | -          | TBD  | -    | μJ    |

#### NOTES:

- ① Guaranteed by design but not tested. Typical parameters are representative of actual device performance but are for reference only.
- Industrial grade and "E" suffix devices shall be tested to subgroups 1 unless otherwise specified. Space and Military grade devices ("K & H" suffix) shall be 100% tested to subgroups 1, 2 and 3.
- ② Industrial grade and "E" suffix devic ③ Space and Military grade devices (" ④ Subgroups 5 and 6 testing available ⑤ Subgroup 1, 4 TA=TC=+25°C Subgroups 5 and 6 testing available upon request.
- - 2, 5 TA=TC=+125°C 3, 6 TA=TC=-55°C
- See UVLO paragraph in the application notes section.
- See UVLO paragraph in the application notes section.Continuous operation at or above absolute maximum ratings may adversely effect the device performance and/or life cycle.
- Pre and post irradiation limits at 25°C, up to 300Krad TID, are identical unless otherwise specified.
- When applying power to the device, apply the low voltage followed by the high voltage or alternatively, apply both at the same time. Do not apply high voltage without low voltage present.



SAFE OPERATING AREA
SWITCH CURRENT vs CASE TEMPERATURE



3

#### **APPLICATION NOTES**

#### MSK 4304RH PIN DESCRIPTIONS

- + VCC Is the low voltage supply for the lowside drivers. A 0.1  $\mu F$  ceramic capacitor in parallel with a 10 $\mu F$  tantalum capacitor is the recommended bypassing from the + VCC pin to the COM pin.
- $+\,\text{VDD}$  Is the low voltage supply for the input logic to the hybrid. A 0.1  $\mu\text{F}$  ceramic capacitor in parallel with a 4.7  $\mu\text{F}$  tantalum capacitor is the recommended bypassing to the COM pin.
- + VB Is the connection used to provide power to the floating high-side bootstrap supplies in the gate drive circuitry.
- V+ Is the high voltage positive rail connection to the tops of the three half bridges. Proper power supply bypassing must be connected from this pin to the COM pin for good filtering. This bypassing must be done as close to the hybrid as possible. + VCC, + VDD and + VB should be present and stable whenever V+ is present.
- H INA, H INB, H INC Are active high logic inputs for signalling the corresponding phase high-side switch to turn on. The logic inputs are compatible with standard LSTTL/CMOS outputs. These inputs are clamped to VDD and COM, they must be limited to less than 10mA if they are allowed to exceed those limits.
- L INA, L INB, L INC Are active high inputs for signal-ling the corresponding phase low-side switch to turn on. The logic inputs are compatible with standard LSTTL/CMOS outputs. These inputs are clamped to VDD and COM, they must be limited to less than 10mA if they are allowed to exceed those limits.
- $\mathbf{A} \mathbf{\varnothing}, \ \mathbf{B} \mathbf{\varnothing}, \ \mathbf{C} \mathbf{\varnothing}$  Are the pins connecting the 3 phase bridge switch outputs.
- AV-, BV-, CV- Are the connections from the bottoms of the three half bridges. These pins get connected to the COM pin. If current sensing is desired they may be connected to the COM pin through a low value sense resistor.
- **COM** Is the connection that all hybrid power supply connections are returned to and bypassed to.

UVLO - The under voltage lockout function of the MSK 4304RH prevents the device from starting before sufficient bias voltage is available. The UVLO feature monitors the VDD supply and holds the outputs low until the voltage level rises above the threshold during start up. After start up the UVLO circuit will hold the low side switches off if VDD falls below the threshold but the high side switches will not be controlled by UVLO after start up.

MAXIMUM DUTY CYCLE AND HIGH SIDE BIAS - The MSK 4304RH uses three independent bootstrap circuits to power each of the high side switches. When the switches are turned on the high side drivers are powered by the charge in the bootstrap capacitors. The voltage on the bootstrap capacitors has an initial 1.2V drop and decays at a rate of approximately 0.5V every 100 $\mu$ S. The voltage can be approximated by the equation:

$$V_{BS} = + VB - 1.2V - 5 \times T_{ON}$$

Ton is the switch on time in mS VBs is the bootstrap capacitor voltage

VBS should be greater than or equal to 10 volts for maximum gate drive. If VBS falls too low loss of high side control my result.

The lowside switches must be activate every cycle or held active during static operation to provide a return path for charging the highside bootstrap capacitor and prevent loss of highside control.

# TOTAL DOSE RADIATION TEST PERFORMANCE

Radiation performance curves for TID testing have been generated for all radiation testing performed by MS Kennedy. These curves show performance trends throughout the TID test process and can be located in the MSK 4304RH radiation test report. The complete radiation test report is available in the RAD HARD PRODUCTS section on the MSK website.

http://www.mskennedy.com/store.asp?pid=9951&catid=19680

#### **TYPICAL SYSTEM OPERATION**



The MSK 4304RH is designed to be used with a +28 volt high voltage bus, +15 volt low power bus and +5 volt logic signals. Proper derating should be applied when designing the MSK 4304RH into a system. High frequency layout techniques with ground planes on a printed circuit board is the only method that should be used for circuit construction. This will prevent pulse jitter caused by excessive noise pickup on the current sense signal or the error amp signal.

Ground planes for the lower power circuitry and the high power circuitry should be kept separate. The connection between the bottom of the current sense resistor, COM pin and the high power ground, AV-, BV- and CV- pins are connected at this point. This is a critical path and high currents should not be flowing between the current sense and COM. Inductance in this path should be kept to a minimum. An RC filter will filter out the current spikes and keep the detected noise for those circuits down to a minimum.

In the system shown a PWM pulse by pulse current limit scheme controlled by the motor controller is implemented.

When controlling the motor speed by the PWM method, it is required that the low side switches be PWM pulsed to ensure sufficient bootstrap capacitor charge to power the high side switch drives. The higher the PWM speed the higher the current load on the drive supply.

#### **MECHANICAL SPECIFICATIONS**



All dimensions are  $\pm$  0.01 inches unless otherwise specified. ESD Triangle Indicates Pin 1

### ORDERING INFORMATION



M.S. Kennedy Corp.
4707 Dey Road, Liverpool, New York 13088
Phone (315) 701-6751
FAX (315) 701-6752
www.mskennedy.com

The information contained herein is believed to be accurate at the time of printing. MSK reserves the right to make changes to its products or specifications without notice, however and assumes no liability for the use of its products.

Please visit our website for the most recent version of this datasheet.

Contact MSK for MIL-PRF-38534 Class H, Class K and Appendix G (radiation) status.