

## Z8601/Z8603 Z8611/Z8613 Z8®

Z8601 Single-Chip MCU with 2K ROM Z8603 Prototyping Device with 2K EPROM Interface Z8611 Single-Chip MCU with 4K ROM Z8613 Prototyping Device with 4K EPROM Interface

### **Features**

- Complete microcomputer, 2K (8601) or 4K (8611) bytes of ROM, 128 bytes of RAM, 32 I/O lines, and up to 62K (8601) or 60K (8611) bytes addressable external space each for program and data memory.
- 144-byte register file, including 124 generalpurpose registers, four I/O port registers, and 16 status and control registers.
- Average instruction execution time of 1.5 μs, maximum of 1 μs.
- Vectored, priority interrupts for I/O, counter/timers, and UART.

- Full-duplex UART and two programmable 8-bit counter/timers, each with a 6-bit programmable prescaler.
- Register Pointer so that short, fast instructions can access any of nine working register groups in 1 µs.
- On-chip oscillator which accepts crystal or external clock drive.
- Single +5 V power supply—all pins TTL compatible.
- 12.5 MHz.

## General Description

The Z8 microcomputer introduces a new level of sophistication to single-chip architecture. Compared to earlier single-chip microcomputers, the Z8 offers faster execution; more efficient use of memory; more sophisticated interrupt, input/output and bit-manipulation capabilities; and easier system expansion.

Under program control, the Z8 can be tailored to the needs of its user. It can be configured as a

stand-alone microcomputer with 2K or 4K bytes of internal ROM, a traditional microprocessor that manages up to 124K bytes of external memory, or a parallel-processing element in a system with other processors and peripheral controllers linked by the Z-BUS® bus. In all configurations, a large number of pins remain available for I/O.





Figure 2a. 40-pin Dual-In-Line Package (DIP), Pin Ässignments

## Pin Description

AS. Address Strobe (output, active Low). Address Strobe is pulsed once at the beginning of each machine cycle. Addresses output via Port I for all external program or data memory transfers are valid at the trailing edge of AS. Under program control, AS can be placed in the high-impedance state along with Ports 0 and 1, Data Strobe and Read/Write.

**DS.** Data Strobe (output, active Low). Data Strobe is activated once for each external memory transfer.

**P0<sub>0</sub>-P0<sub>7</sub>, Pl<sub>0</sub>-Pl<sub>7</sub>, P2<sub>0</sub>-P2<sub>7</sub>, P3<sub>0</sub>-P3<sub>7</sub>.** *I/O Port Lines* (input/outputs, TTL-compatible). These 32 lines are divided into four 8-bit I/O ports that can be configured under program control for I/O or external memory interface.

**RESET.** Reset (input, active Low). RESET initializes the Z8. When RESET is deactivated,

program execution begins from internal program location  $000C_{\rm H}$ .

**ROMIess.** (input, active LOW). This pin is only available on the 44 pin version of the Z8611. When connected to GND disables the internal ROM and forces the part to function as a Z8681 ROMIess Z8. When left unconnected or pulled high to V<sub>cc</sub> the part will function normally as a Z8611.

 $\mathbf{R}/\overline{\mathbf{W}}$ . Read/Write (output).  $\mathbf{R}/\overline{\mathbf{W}}$  is Low when the Z8 is writing to external program or data memory.

**XTAL1. XTAL2.** Crystal 1, Crystal 2 (time-base input and output). These pins connect a parallel resonant 12.5 MHz crystal or an external single-phase 12.5 MHz clock to the on-chip clock oscillator and buffer.



Figure 2b. 44-pin Chip Carrier, Pin Assignments

#### Architecture

Z8 architecture is characterized by a flexible I/O scheme, an efficient register and address space structure and a number of ancillary features that are helpful in many applications.

Microcomputer applications demand powerful I/O capabilities. The Z8 fulfills this with 32 pins dedicated to input and output. These lines are grouped into four ports of eight lines each and are configurable under software control to provide timing, status signals, serial or parallel I/O with or without handshake, and an address/data bus for interfacing external memory.

Because the multiplexed address/data bus is merged with the I/O-oriented ports, the Z8 can assume many different memory and I/O configurations. These configurations range from a self-contained microcomputer to a microprocessor that can address 124K (Z8601) or 120K (Z8611) bytes of external memory.

Three basic address spaces are available to support this wide range of configurations: program memory (internal and external), data memory (external) and the register file (internal). The 144-byte random-access register file is composed of 124 general-purpose registers, four I/O port registers, and 16 control and status registers.

To unburden the program from coping with real-time problems such as serial data communication and counting/timing, an asynchronous receiver/transmitter (UART) and two counter/timers with a large number of userselectable modes are offered on-chip. Hardware support for the UART is minimized because one of the on-chip timers supplies the bit rate.



Figure 3. Functional Block Diagram

## Address Spaces

**Program Memory.** The 16-bit program counter addresses 64K bytes of program memory space. Program memory can be located in two areas: one internal and the other external (Figure 4). The first 2048 (Z8601) or 4096 (Z8611) bytes consist of on-chip mask-programmed ROM. At addresses 2048 (Z8601) or 4096 (Z8611) and greater, the Z8 executes external program memory fetches.

The first 12 bytes of program memory are reserved for the interrupt vectors. These locations contain six 16-bit vectors that correspond to the six available interrupts.

**Data Memory.** The Z8 can address 62K (Z8601) or 60K (Z8611) bytes of external data memory beginning at location 2048 (Z8601) or 4096 (Z8611) (Figure 5). External data memory may

be included with or separated from the external program memory space.  $\overline{\rm DM}$ , an optional I/O function that can be programmed to appear on pin P3<sub>4</sub>, is used to distinguish between data and program memory space.

**Register File.** The 144-byte register file includes four I/O port registers (R0-R3), 124 general-purpose registers (R4-R127) and 16 control and status registers (R240-R255). These registers are assigned the address locations shown in Figure 6.

Z8 instructions can access registers directly or indirectly with an 8-bit address field. The Z8 also allows short 4-bit register addressing using the Register Pointer (one of the control registers). In the 4-bit mode, the register file is



Figure 4. Program Memory Map



Figure 5. Data Memory Map



Figure 6. The Register File



Figure 7. The Register Pointer

divided into nine working-register groups, each occupying 16 continguous locations (Figure 6). The Register Pointer addresses the starting location of the active working-register group.

**Stacks.** Either the internal register file or the external data memory can be used for the stack.

A 16-bit Stack Pointer (R254 and R255) is used for the external stack, which can reside anywhere in data memory between locations 2048 (8601) or 4096 (8611) and 65535. An 8-bit Stack Pointer (R255) is used for the internal stack that resides within the 124 general-purpose registers (R4-R127).

## Serial Input/ Output

Port 3 lines P3<sub>0</sub> and P3<sub>7</sub> can be programmed as serial I/O lines for full-duplex serial asynchronous receiver/transmitter operation. The bit rate is controlled by Counter/Timer 0, at 12 MHz.

The Z8 automatically adds a start bit and two stop bits to transmitted data (Figure 8). Odd parity is also available as an option. Eight data bits are always transmitted, regardless of parity selection. If parity is enabled, the eighth bit is the odd parity bit. An interrupt request ( $IRQ_4$ ) is generated on all transmitted characters.

Received data must have a start bit, eight data bits and at least one stop bit. If parity is on, bit 7 of the received data is replaced by a parity error flag. Received characters generate the IRQ<sub>3</sub> interrupt request.

#### Transmitted Data (No Parity)



### Transmitted Data (With Parity)



### Received Data (No Parity)



#### Received Data (With Parity)



Figure 8. Serial Data Formats

## Counter/ Timers

The Z8 contains two 8-bit programmable counter/timers ( $T_0$  and  $T_1$ ), each driven by its own 6-bit programmable prescaler. The  $T_1$  prescaler can be driven by internal or external clock sources; however, the  $T_0$  prescaler is driven by the internal clock only.

The 6-bit prescalers can divide the input frequency of the clock source by any number from 1 to 64. Each prescaler drives its counter, which decrements the value (1 to 256) that has been loaded into the counter. When the counter reaches the end of count, a timer interrupt request—IRQ $_4$  (t $_0$ ) or IRQ $_5$  (T $_1$ )—is generated.

The counters can be started, stopped, restarted to continue, or restarted from the initial value. The counters can also be programmed to stop upon reaching zero (single-

pass mode) or to automatically reload the initial value and continue counting (modulo-n continuous mode). The counters, but not the prescalers, can be read any time without disturbing their value or count mode.

The clock source for  $T_1$  is user-definable and can be the internal microprocessor clock divided by four, or an external signal input via Port 3. The Timer Mode register configures the external timer input as an external clock, a trigger input that can be retriggerable or non-retriggerable, or as a gate input for the internal clock. The counter/timers can be programmably cascaded by connecting the  $T_0$  output to the input of  $T_1$ . Port 3 line  $P3_6$  also serves as a timer output ( $T_{\rm OUT}$ ) through which  $T_0$ ,  $T_1$  or the internal clock can be output.

### I/O Ports

The Z8 has 32 lines dedicated to input and output. These lines are grouped into four ports of eight lines each and are configurable as input, output or address/data. Under software control, the ports can be programmed to provide address

outputs, timing, status signals, serial I/O, and parallel I/O with or without handshake. All ports have active pull-ups and pull-downs compatible with TTL loads.

**Port 1** can be programmed as a byte I/O port or as an address/data port for interfacing external memory. When used as an I/O port, Port 1 may be placed under handshake control. In this configuration, Port 3 lines P3<sub>3</sub> and P3<sub>4</sub> are used as the handshake controls RDY<sub>1</sub> and  $\overline{DAV}_1$  (Ready and Data Available).

Memory locations greater than 2048 (Z8601) or 4096 (Z8611) are referenced through Port 1. To interface external memory, Port 1 must be programmed for the multiplexed Address/Data mode. If more than 256 external locations are required, Port 0 must output the additional lines.

Port 1 can be placed in the high-impedance state along with Port 0,  $\overline{AS}$ ,  $\overline{DS}$  and  $R/\overline{W}$ ,

allowing the Z8 to share common resources in multiprocessor and DMA applications. Data transfers can be controlled by assigning P3<sub>3</sub> as a Bus Acknowledge input and P3<sub>4</sub> as a Bus Request output.



Figure 9a. Port 1

**Port 0** can be programmed as a nibble I/O port, or as an address port for interfacing external memory. When used as an I/O port, Port 0 may be placed under handshake control. In this configuration, Port 3 lines P3<sub>2</sub> and P3<sub>5</sub> are used as the handshake controls  $\overline{DAV}_0$  and RDY<sub>0</sub>. Handshake signal assignment is dictated by the I/O direction of the upper nibble P0<sub>4</sub>-P0<sub>7</sub>.

For external memory references, Port 0 can provide address bits  $A_8$ – $A_{11}$  (lower nibble) or  $A_8$ – $A_{15}$  (lower and upper nibble) depending on the required address space. If the address range requires 12 bits or less, the upper nibble of Port 0 can be programmed independently as I/O while

the lower nibble is used for addressing. When Port 0 nibbles are defined as address bits, they can be set to the highimpedance state along with Port 1 and the control signals  $\overline{AS}$ ,  $\overline{DS}$  and  $R/\overline{W}$ .



Figure 9b. Port 0

**Port 2** bits can be programmed independently as input or output. The port is always available for I/O operations. In addition, Port 2 can be configured to provide open-drain outputs.

Like Ports 0 and 1, Port 2 may also be placed under handshake control. In this configuration, Port 3 lines P3<sub>1</sub> and P3<sub>6</sub> are used as the handshake controls lines DAV<sub>2</sub> and RDY<sub>2</sub>. The handshake signal assignment for Port 3 lines P3<sub>1</sub> and P3<sub>6</sub> is dictated by the direction (input or output) assigned to bit 7 of Port 2.



Figure 9c. Port 2

**Port 3** lines can be configured as I/O or control lines. In either case, the direction of the eight lines is fixed as four input (P3<sub>0</sub>-P3<sub>3</sub>) and four output (P3<sub>4</sub>-P3<sub>7</sub>). For serial I/O, lines P3<sub>0</sub> and P3<sub>7</sub> are programmed as serial in and serial out respectively.

Port 3 can also provide the following control functions: handshake for Ports 0, 1 and 2 ( $\overline{DAV}$  and RDY); four external interrupt request signals ( $IRQ_0$ – $IRQ_3$ ); timer input and output signals ( $T_{IN}$  and  $T_{OUT}$ ) and Data Memory Select ( $\overline{DM}$ ).



Figure 9d. Port 3

## Interrupts

The Z8 allows six different interrupts from eight sources: the four Port 3 lines P3<sub>0</sub>-P3<sub>3</sub>, Serial In, Serial Out, and the two counter/timers. These interrupts are both maskable and prioritized. The Interrupt Mask register globally or individually enables or disables the six interrupt requests. When more than one interrupt is pending, priorities are resolved by a programmable priority encoder that is controlled by the Interrupt Priority register.

All Z8 interrupts are vectored. When an interrupt request is granted, an interrupt machine

cycle is entered. This disables all subsequent interrupts, saves the Program Counter and status flags, and branches to the program memory vector location reserved for that interrupt. This memory location and the next byte contain the 16-bit address of the interrupt service routine for that particular interrupt request.

Polled interrupt systems are also supported. To accommodate a polled structure, any or all of the interrupt inputs can be masked and the Interrupt Request register polled to determine which of the interrupt requests needs service.

#### Clock

The on-chip oscillator has a high-gain, parallel-resonant amplifier for connection to a crystal or to any suitable external clock source (XTAL1 = Input, XTAL2 = Output).

The crystal source is connected across XTAL1 and XTAL2, using the recommended capacitors

 $(C_1 \le 15 \,\mathrm{pF})$  from each pin to ground. The specifications for the crystal are as follows:

- AT cut, parallel resonant
- Fundamental type, 12.5 MHz maximum
- Series resistance,  $R_s \le 100 \,\Omega$

## Z8603/13 Protopack Emulator

The Z8 Protopack is used for prototype development and preproduction of mask-programmed applications. The Protopack is a ROMless version of the standard Z8601 or Z8611 housed in a pin-compatible 40-pin package (Figure 11).

To provide pin compatibility and interchangeability with the standard maskprogrammed device, the Protopack carries piggy-back a 24-pin socket for a direct interface to program memory (Figure 1). The Z8603 24-pin socket is equipped with 11 ROM address lines, 8 ROM data lines and necessary control lines for interface to 2716 EPROM for the first 2K bytes of program memory. The Z8613 24-pin socket is



Figure 11. The Z8 Microcomputer Protopack Emulator

equipped with 12 ROM address lines, 8 ROM data lines and necessary control lines for interface to 2732 EPROM for the first 4K bytes of program memory.

Pin compatibility allows the user to design the pc board for a final 40-pin maskprogrammed 28, and, at the same time, allows the use of the Protopack to build the prototype and pilot production units. When the final program is established, the user can then switch over to the 40-pin mask-programmed 28 for large volume production. The Protopack is also useful in small volume applica tions where masked ROM setup time, mask charges, etc., are prohibitive and program flexibility is desired.

Compared to the conventional EPROM versions of the single-chip microcomputers, the Protopack approach offers two main advantages:

- Ease of developing various programs during the prototyping stage. For instance, in applications where the same hardware configuration is used with more than one program, the Protopack allows economical program storage in separate EPROMs (or PROMs), whereas the use of separate EPROM-based single-chip microcomputers is more costly.
- Elimination of long lead time in procuring EPROM-based microcomputers.

### Instruction Set Notation

**Addressing Modes.** The following notation is used to describe the addressing modes and instruction operations as shown in the instruction summary.

IRR Indirect register pair or indirect working-register pair address

Irr Indirect working-register pair only

X Indexed addressDA Direct address

RA Relative address

IM Immediate

R Register or working-register address

r Working-register address only

IR Indirect register or indirect working-register address

Ir Indirect working-register address only

RR Register pair or working register pair address

**Symbols.** The following symbols are used in describing the instruction set.

dst Destination location or contents

src Source location or contents

cc Condition code (see list)

@ Indirect address prefix

SP Stack pointer (control registers 254-255)

PC Program counter

**FLAGS** Flag register (control register 252) **RP** Register pointer (control register 253)

IMR Interrupt mask register (control register 251)

Assignment of a value is indicated by the symbol "—". For example,

indicates that the source data is added to the destination data and the result is stored in the destination location. The notation "addr(n)" is used to refer to bit "n" of a given location. For example, dst (7)

refers to bit 7 of the destination operand.

**Flags.** Control Register R252 contains the following six flags:

C Carry flag

Z Zero flag

Sign flag

V Overflow flag

Decimal-adjust flag

H Half-carry flag

Affected flags are indicated by:

0 Cleared to zero

Set to one

\* Set or cleared according to operation

Unaffected

X Undefined

| Condition | Value | Mnemonic | Meaning                        | Flags Set               |
|-----------|-------|----------|--------------------------------|-------------------------|
| Codes     | 1000  |          | Always true                    |                         |
|           | 0111  | С        | Carry                          | C = 1                   |
|           | 1111  | NC       | No carry                       | C = 0                   |
|           | 0110  | Z        | Zero                           | Z = 1                   |
|           | 1110  | NZ       | Not zero                       | Z = 0                   |
|           | 1101  | PL       | Plus                           | S = 0                   |
|           | 0101  | MI       | Minus                          | S = 1                   |
|           | 0100  | OV       | Overflow                       | V = 1                   |
|           | 1100  | NOA      | No overflow                    | V = 0                   |
|           | 0110  | EQ       | Egual                          | Z = 1                   |
|           | 1110  | NE       | Not equal                      | Z = 0                   |
|           | 1001  | GE       | Greater than or equal          | (S XOR V) = 0           |
|           | 0001  | LT       | Less than                      | (S XOR V) = 1           |
|           | 1010  | GT       | Greater than                   | [Z OR (S XOR V)] = 0    |
|           | 0010  | LE       | Less than or equal             | [Z OR (S XOR V)] = 1    |
|           | 1111  | UGE      | Unsigned greater than or equal | C = 0                   |
|           | 0111  | ULT      | Unsigned less than             | C = 1                   |
|           | 1011  | UGT      | Unsigned greater than          | (C = 0  AND  Z = 0) = 1 |
|           | 0011  | ULE      | Unsigned less than or equal    | (C OR Z) = 1            |
|           | 0000  |          | Never true                     |                         |

dst OPC



INC r

Two-Byte Instructions

Three-Byte Instructions

Figure 12. Instruction Formats

| Instruction |
|-------------|
| Summary     |

| Instruction                                          | Addr                                        | Mode                                                     | ode Opcode F                                                            |   | Flags Affected |   |                |   |          |
|------------------------------------------------------|---------------------------------------------|----------------------------------------------------------|-------------------------------------------------------------------------|---|----------------|---|----------------|---|----------|
| and Operation                                        | dst                                         | src                                                      | Byte<br>(Hex)                                                           | _ |                | _ | _              | _ | H        |
| ADC dst,src<br>dst - dst + src + C                   | (No                                         | ote 1)                                                   | 11.1                                                                    | * | *              | * | *              | 0 | ٠        |
| ADD dst,src<br>dst - dst + src                       | (No                                         | ote 1)                                                   | OL.                                                                     | * | *              | * | *              | 0 | *        |
| AND dst,src<br>dst - dst AND src                     | (No                                         | ite 1)                                                   | 5□                                                                      | - | *              | * | 0              | _ | ~        |
| CALL dst<br>SP + SP - 2<br>@SP + PC; PC + d          | DA<br>IRR<br>st                             |                                                          | D6<br>D4                                                                | - | -              | - | -              | - | ~        |
| CCF<br>C - NOT C                                     |                                             |                                                          | EF                                                                      | * | -              | _ | -              | - | -        |
| CLR dst<br>dst - 0                                   | R<br>IR                                     |                                                          | B0<br>B1                                                                | - | -              | - | -              | - | ~        |
| COM dst<br>dst ~ NOT dst                             | R<br>IR                                     |                                                          | 60<br>61                                                                | - | *              | * | 0              |   | ~        |
| CP dst,src<br>dst - src                              | (No                                         | te 1)                                                    | <b>A</b> :□                                                             | * | *              | * | *              | - | ~        |
| DA dst<br>dst - DA dst                               | R<br>IR                                     |                                                          | 40<br>41                                                                | * | *              | * | Х              | - | -        |
| DEC dst<br>dst dst - 1                               | R<br>IR                                     |                                                          | 00<br>01                                                                | - | *              | * | *              | - | -        |
| <b>DECW</b> dst<br>dst ← dst - 1                     | RR<br>IR                                    |                                                          | 80<br>81                                                                | _ | *              | * | *              | - | -        |
| <b>DI</b><br>IMR (7) — 0                             |                                             |                                                          | 8F                                                                      | _ | _              | _ | _              | _ | -        |
| <b>DJNZ</b> r,dst $r \leftarrow r - 1$ if $r \neq 0$ | RA                                          |                                                          | rA<br>r=0-F                                                             |   | _              | _ | -              | _ | -        |
| PC - PC + dst<br>Range: +127, -128                   |                                             | -                                                        |                                                                         |   |                |   |                |   |          |
| <b>EI</b><br>IMR (7) - 1                             |                                             |                                                          | 9F                                                                      | - |                |   | -              | - | -        |
| INC dst<br>dst - dst + 1                             | r<br>R                                      |                                                          | rE<br>r=0-F<br>20                                                       | - | *              | * | *              | - | -        |
| INCW dst                                             | IR<br>RR                                    |                                                          | 21<br>A0                                                                | _ | *              | * | <b>*</b>       | _ |          |
| dst ← dst + 1 IRET                                   | İR                                          |                                                          | A1<br>BF                                                                |   |                |   |                |   |          |
| FLAGS - @ SP; SP<br>PC - @ SP; SP - SP               | ← SP<br>+ 2;                                | + 1<br>IMR (7                                            |                                                                         | • | *              |   | *              | • | <u>.</u> |
| IP cc,dst<br>if cc is true<br>PC ← dst               | DA<br>IRR                                   |                                                          | cD<br>c=0-F<br>30                                                       |   |                |   | -              | - | -        |
| JR cc,dst<br>if cc is true,<br>PC - PC + dst         | RA                                          |                                                          | cB<br>c=0-F                                                             |   |                |   | -              | - | _        |
| Hange: +127, -128                                    |                                             |                                                          |                                                                         |   |                |   |                |   |          |
| LD dst,src<br>dst ~ src                              | r<br>R<br>X<br>r<br>Ir<br>R<br>R<br>R<br>IR | Im<br>R<br>r<br>X<br>r<br>Ir<br>r<br>R<br>IR<br>Im<br>Im | rC<br>r8<br>r9<br>r=0-F<br>C7<br>D7<br>E3<br>F3<br>E4<br>E5<br>E6<br>E7 |   |                |   | <del>-</del> - |   | _        |
| LDC dst,src                                          | IR                                          | R                                                        | F5<br>C2                                                                | _ |                |   |                | _ |          |
| dst ← src                                            | r<br>Irr                                    | Irr<br>r                                                 | D2                                                                      |   | _              | _ |                |   | _        |
| <b>LDC1</b> dst,src dst src r - r + 1; rr rr + 1     | Ir<br>Irr                                   | Irr<br>Ir                                                | C3<br>D3                                                                |   | -              | - |                |   | -        |

| Instruction                                       | Addr           | Mode      | Opcode        | Fl | αg | s <i>P</i> | Lff |   | ed |
|---------------------------------------------------|----------------|-----------|---------------|----|----|------------|-----|---|----|
| and Operation                                     | dst            | SFC       | Byte<br>(Hex) | c  | _  |            |     | D | _  |
| LDE dst,src<br>dst - src                          | r<br>Irr       | Irr<br>r  | 82<br>92      | -  | -  | -          | -   | - | _  |
| LDEI dst,src<br>dst - src<br>r - r + 1; rr - rr + | Ir<br>Irr<br>1 | Irr<br>Ir | 83<br>93      | -  | -  | -          | _   | - | -  |
| NOP                                               |                |           | FF            | _  | _  | _          | _   | _ | _  |
| OR dst,src<br>dst - dst OR src                    | (No            | te l)     | 4⊔            | _  | *  | *          | 0   | - | _  |
| POP dst<br>dst - @SP<br>SP - SP + 1               | R<br>IR        | -         | 50<br>51      | -  | -  | -          | -   | - | -  |
| PUSH src<br>SP - SP - 1; @ SP -                   | - src          | R<br>IR   | 70<br>71      | -  | -  | -          | -   | - | -  |
| RCF<br>C ← 0                                      |                |           | CF            | 0  | -  | -          | -   | - | -  |
| RET<br>PC - @ SP; SP - SI                         | P + 2          |           | AF            | -  | -  | -          | -   | _ | -  |
| RL dst                                            | R<br>IR        |           | 90<br>91      | ٠  | *  | *          | *   | - | -  |
| RLC dst                                           | ] R<br>IR      | ~         | 10<br>11      | *  | *  | *          | *   | - | -  |
| RR dst                                            | R<br>IR        |           | E0<br>E1      | *  | *  | *          | *   | - | -  |
| RRC dst                                           | R<br>IR        |           | C0<br>C1      | *  | *  | *          | *   | - | -  |
| SBC dst,src<br>dst - dst - src - C                | (Not           | e 1)      | 3□            | *  | *  | *          | *   | 1 | *  |
| SCF<br>C + 1                                      |                |           | DF            | 1  | _  | -          | -   | - | -  |
| SRA dst                                           | R<br>IR        |           | D0<br>D1      | *  | *  | *          | 0   | - | -  |
| SRP src<br>RP - src                               |                | Im        | 31            | -  | -  | -          |     | - | -  |
| SUB dst,src<br>dst - dst - src                    | (Not           | e 1)      | 2[_           | *  | *  | *          | *   | l | *  |
| SWAP dst                                          | R<br>IR        |           | FO<br>F1      | Х  | *  | *          | X   | - | -  |
| TCM dst,src<br>(NOT dst) AND src                  | (Not           | e l)      | 6□            | ~  | *  | *          | 0   | - | -  |
| TM dst, src<br>dst AND src                        | (Not           | e l)      | <b>7</b> 🗆    | -  | *  | *          | 0   | - | -  |
| XOR dst,src<br>dst - dst XOR src                  | (Not           | e l)      | В□            | -  | *  | *          | 0   | - | _  |

### Note 1

These instructions have an identical set of addressing modes, which are encoded for brevity. The first opcode nibble is found in the instruction set table above. The second nibble is expressed symbolically by a  $\square$  in this table, and its value is found in the following table to the right of the applicable addressing mode peir. For example, to determine the opcode of a ADC instruction use the addressing modes r (destination) and Ir (source). The result is 13.

| Āddr  | Mode | Lower         |  |
|-------|------|---------------|--|
| dst   | src  | Opcode Nibble |  |
| <br>г | r    | [2]           |  |
| r     | lr   | [3]           |  |
| R     | R    | 4             |  |
| R     | IR   | [5]           |  |
| R     | IM   | [6]           |  |
| IR    | IM   | 7             |  |

# Registers **R240 SIO** R244 TO Serial I/O Register Counter/Timer 0 Register (FO<sub>H</sub>; Read/Write) (F4H; Read/Write) D7 D8 D5 D4 D3 D2 D1 D0 D, D, D, D, D, D, D, D, D, SERIAL DATA (De = LSB) **R241 TMR** R245 PREO Timer Mode Register Prescaler 0 Register (Fl<sub>H</sub>; Read/Write) (F5H; Write Only) D, D6 D5 D4 D3 D2 D1 D0 D, D6 D5 D4 D3 D2 D1 D0 T<sub>OUT</sub> MODES NOT USED = 00 T<sub>0</sub> OUT = 01 T<sub>1</sub> OUT = 10 INTERNAL CLOCK OUT = 11 0 = NO FUNCTION COUNT MODE 0 = T<sub>0</sub> SINGLE-PASS 1 = T<sub>0</sub> MODULO-N DISABLE To COUNT T<sub>IN</sub> MODES EXTERNAL CLOCK INPUT = 90 GATE INPUT = 01 TRIGGER INPUT = 11 (NON-RETRIGGERABLE) (RETRIGGERABLE) 0 = NO FUNCTION 1 = LOAD T<sub>1</sub> RESERVED 0 = DISABLE T, COUNT 1 = ENABLE T, COUNT PRESCALER MODULO (RANGE: 1-64 DECIMAL 01-00 HEX) R242 T1 R246 P2M Counter Timer 1 Register Port 2 Mode Register (F2H; Read/Write) (F6H; Write Only) D, D, D, D, D, D, D, D, D<sub>7</sub> D<sub>6</sub> D<sub>5</sub> D<sub>4</sub> D<sub>3</sub> D<sub>2</sub> D<sub>1</sub> D<sub>0</sub> T, INITIAL VALUE (WHEN WRITTEN) -(RANGE 1 256 DECIMAL 01-00 HEX) T, CURRENT VALUE (WHEN READ) P20-P2; I/O DEFINITION 0 DEFINES BIT AS OUTPUT 1 DEFINES BIT AS INPUT

R243 PRE1



**R247 P3M** 

Figure 13. Control Registers







Figure 13. Control Registers (Continued)

| Opcode<br>Map            |                                      |                                       |                                                          |                                                           |                                                       |                                                         | Low                                        | er Nibbl                                                | e (Hex)                                             | . •                                                 |                                                                                       |                                |                            |                                |                  |                    |
|--------------------------|--------------------------------------|---------------------------------------|----------------------------------------------------------|-----------------------------------------------------------|-------------------------------------------------------|---------------------------------------------------------|--------------------------------------------|---------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------|---------------------------------------------------------------------------------------|--------------------------------|----------------------------|--------------------------------|------------------|--------------------|
| •                        | 0                                    | 1                                     | 2                                                        | 3                                                         | 4                                                     | 5                                                       | 6                                          | 7                                                       | 8                                                   | 9                                                   | A                                                                                     | В                              | С                          | D                              | E                | F                  |
| 0                        | 6, 5<br><b>DEC</b><br>R <sub>1</sub> | 6, 5<br><b>DEC</b><br>IR <sub>1</sub> | 6,5<br><b>ADD</b><br>11,12                               | 6, 5<br><b>ADD</b><br>r <sub>1</sub> , Ir <sub>2</sub>    | 10,5<br><b>ADD</b><br>R <sub>2</sub> , R <sub>1</sub> | 10, 5<br><b>ADD</b><br>IR <sub>2</sub> , R <sub>1</sub> | 10,5<br><b>ADD</b><br>R <sub>1</sub> ,IM   | 10, 5<br><b>ADD</b><br>IR <sub>1</sub> , IM             | 6,5<br><b>LD</b><br>r <sub>1</sub> , R <sub>2</sub> | 6,5<br><b>LD</b><br>r <sub>2</sub> , R <sub>1</sub> | 12/10,5<br><b>DJNZ</b><br>r <sub>1</sub> , RA                                         | 12/10,0<br><b>JR</b><br>cc, RA | 6,5<br><b>LD</b><br>r1, IM | 12/10,0<br><b>JP</b><br>cc, DA | 6,5<br>INC<br>r1 |                    |
| 1                        | 6, 5<br><b>RLC</b><br>R <sub>1</sub> | 6,5<br>RLC<br>IR <sub>1</sub>         | 6,5<br><b>ADC</b><br>11,12                               | 6,5<br>ADC<br>r1, Ir2                                     | 10, 5<br>ADC<br>R <sub>2</sub> , R <sub>1</sub>       | 10,5<br><b>ADC</b><br>IR <sub>2</sub> , R <sub>1</sub>  | ADC<br>R <sub>1</sub> , IM                 | 10,5<br>ADC<br>IR <sub>1</sub> , IM                     |                                                     |                                                     |                                                                                       |                                |                            |                                |                  |                    |
| 2                        | 6,5<br>INC<br>R <sub>1</sub>         | 6,5<br>INC<br>IR1                     | 6, 5<br>SUB                                              | 6, 5<br>SUB<br>r1, Ir2                                    | 10, 5<br>SUB<br>R <sub>2</sub> , R <sub>1</sub>       | 10, 5<br>SUB<br>IR <sub>2</sub> , R <sub>1</sub>        | 10,5<br>SUB<br>R1, IM                      | 10, 5<br><b>SUB</b><br>IR <sub>1</sub> , IM             |                                                     |                                                     |                                                                                       |                                |                            |                                |                  |                    |
| 3                        | 8,0<br><b>JP</b><br>IRR <sub>1</sub> | 6, 1<br><b>SRP</b><br>IM              | 6, 5<br><b>SBC</b>                                       | 6, 5<br><b>SBC</b><br>r <sub>1</sub> , Ir <sub>2</sub>    | 10,5<br><b>SBC</b><br>R <sub>2</sub> , R <sub>1</sub> | 10, 5<br><b>SBC</b><br>IR <sub>2</sub> , R <sub>1</sub> | 10, 5<br><b>SBC</b><br>R <sub>1</sub> , IM | 10, 5<br><b>SBC</b><br>IR <sub>1</sub> , IM             |                                                     |                                                     |                                                                                       |                                |                            |                                |                  |                    |
| 4                        | 8,5<br><b>DA</b><br>R <sub>1</sub>   | 8, 5<br><b>DA</b><br>IR <sub>1</sub>  | 6, 5<br>OR<br>11, 12                                     | 6, 5<br><b>OR</b><br>r1, Ir2                              | 10, 5<br>OR<br>R <sub>2</sub> , R <sub>1</sub>        | 10,5<br><b>OR</b><br>IR <sub>2</sub> , R <sub>1</sub>   | 10, 5<br><b>OR</b><br>R <sub>1</sub> , IM  | 10, 5<br>OR<br>IR 1, IM                                 |                                                     |                                                     |                                                                                       |                                |                            |                                |                  |                    |
| 5                        | 10,5<br>POP<br>R <sub>1</sub>        | 10,5<br><b>POP</b><br>IR <sub>1</sub> | 6, 5<br>AND<br>11, 12                                    | 6, 5<br>AND<br>r1, Ir2                                    | 10, 5<br>AND<br>R <sub>2</sub> , R <sub>1</sub>       | 10, 5<br><b>AND</b><br>IR <sub>2</sub> , R <sub>1</sub> | 10,5<br><b>AND</b><br>R <sub>1</sub> , IM  | 10,5<br>AND<br>IR1,IM                                   |                                                     |                                                     | 1                                                                                     |                                |                            |                                | i                |                    |
| Нөх<br>6                 | 6,5<br><b>COM</b><br>R <sub>1</sub>  | 6, 5<br><b>COM</b><br>IR <sub>1</sub> | 6, 5<br>TCM<br>r1, r2                                    | 6, 5<br><b>TCM</b><br>r <sub>1</sub> , Ir <sub>2</sub>    | 10,5<br><b>TCM</b><br>R <sub>2</sub> , R <sub>1</sub> | 10,5<br><b>TCM</b><br>IR <sub>2</sub> , R <sub>1</sub>  | 10, 5<br>TCM<br>R <sub>1</sub> , IM        | 10,5<br>TCM<br>IR1,IM                                   |                                                     |                                                     |                                                                                       |                                |                            |                                |                  |                    |
| Upper Nibble (Hex)       | 10/12, 1<br>PUSH<br>R <sub>2</sub>   | 12/14, 1<br>PUSH<br>IR <sub>2</sub>   | 6, 5<br><b>TM</b><br>11, 12                              | 6,5<br><b>TM</b><br>r <sub>1</sub> , Ir <sub>2</sub>      | 10,5<br><b>TM</b><br>R <sub>2</sub> , R <sub>1</sub>  | 10,5<br><b>TM</b><br>IR <sub>2</sub> , R <sub>1</sub>   | 10,5<br><b>TM</b><br>R <sub>1</sub> ,IM    | 10,5<br><b>TM</b><br>IR <sub>1</sub> ,IM                |                                                     |                                                     |                                                                                       |                                |                            |                                |                  |                    |
| Upper l                  | 10, 5<br>DECW<br>RR <sub>1</sub>     | 10,5<br>DECW<br>IR <sub>1</sub>       | 12,0<br><b>LDE</b><br>r <sub>1</sub> ,Irr <sub>2</sub>   | 18,0<br>LDEI<br>Ir1, Irr2                                 |                                                       |                                                         | :                                          |                                                         |                                                     |                                                     |                                                                                       |                                |                            |                                |                  | 6, 1<br><b>DI</b>  |
| 9                        | 6,5<br><b>RL</b><br>R <sub>1</sub>   | 6, 5<br><b>RL</b><br>IR 1             | 12,0<br>LDE<br>Irr1                                      | 18,0<br><b>LDEI</b><br>Ir2, Irr1                          |                                                       |                                                         |                                            |                                                         |                                                     |                                                     |                                                                                       |                                |                            |                                |                  | 6, 1<br><b>EI</b>  |
| A                        | 10,5<br>INCW<br>RR <sub>1</sub>      | 10,5<br>INCW<br>IR <sub>1</sub>       | 6, 5<br><b>CP</b><br>r1, r2                              | 6, 5<br><b>CP</b><br>r <sub>1</sub> , Ir <sub>2</sub>     | 10, 5<br><b>CP</b><br>R <sub>2</sub> , R <sub>1</sub> | 10, 5<br><b>CP</b><br>IR <sub>2</sub> , R <sub>1</sub>  | 10,5<br><b>CP</b><br>R <sub>1</sub> ,1M    | 10, 5<br><b>CP</b><br>IR <sub>1</sub> , IM              |                                                     |                                                     |                                                                                       |                                |                            |                                |                  | 14,0<br>RET        |
| В                        | 6, 5<br><b>CLR</b><br>R <sub>1</sub> | 6,5<br>CLR<br>IR <sub>1</sub>         | 6,5<br><b>XOR</b><br>11,12                               | 6, 5<br><b>XOR</b><br>r <sub>1</sub> , Ir <sub>2</sub>    | 10,5<br><b>XOR</b><br>R <sub>2</sub> , R <sub>1</sub> | 10, 5<br><b>XOR</b><br>IR <sub>2</sub> , R <sub>1</sub> | 10,5<br><b>XOR</b><br>R <sub>1</sub> , IM  | 10,5<br>XOR<br>IR1,IM                                   |                                                     |                                                     |                                                                                       |                                |                            |                                |                  | 16,0<br>IRET       |
| С                        | 6,5<br>RRC<br>R <sub>1</sub>         | 6,5<br>RRC<br>IR <sub>1</sub>         | 12,0<br><b>LDC</b><br>r <sub>1</sub> , Irr <sub>2</sub>  | 18, 0<br><b>LDCI</b><br>Ir 1, Irr 2                       | · · · · · · · · · · · · · · · · · · ·                 |                                                         |                                            | 10,5<br><b>LD</b><br>r <sub>1</sub> , x, R <sub>2</sub> |                                                     |                                                     |                                                                                       |                                |                            |                                |                  | 6, 5<br>RCF        |
| D                        | 6,5<br><b>SRA</b><br>R <sub>1</sub>  | 6,5<br>SRA<br>IR <sub>1</sub>         | 12, 0<br><b>LDC</b><br>r <sub>2</sub> , Irr <sub>1</sub> | 18,0<br><b>LDCI</b><br>Ir <sub>2</sub> , Irr <sub>1</sub> | 20,0<br>CALL*<br>IRR1                                 |                                                         | 20,0<br>CALL<br>DA                         | 10, 5<br><b>LD</b><br>12, x, R <sub>1</sub>             |                                                     |                                                     |                                                                                       |                                |                            |                                |                  | 6,5<br><b>SCF</b>  |
| E                        | 6,5<br><b>RR</b><br>R <sub>1</sub>   | 6,5<br><b>RR</b><br>IR <sub>1</sub>   | <u>.</u>                                                 | 6,5<br><b>LD</b><br>r <sub>1</sub> , Ir <sub>2</sub>      | 10,5<br><b>LD</b><br>R <sub>2</sub> , R <sub>1</sub>  | 10,5<br><b>LD</b><br>IR <sub>2</sub> , R <sub>1</sub>   | 10, 5<br><b>LD</b><br>R <sub>1</sub> , IM  | 10,5<br><b>LD</b><br>IR <sub>1</sub> ,IM                |                                                     |                                                     |                                                                                       |                                |                            |                                |                  | 6, 5<br><b>CCF</b> |
| F                        | 8,5<br><b>SWAP</b><br>R <sub>1</sub> | 8,5<br>SWAP<br>IR <sub>1</sub>        |                                                          | 6, 5<br><b>LD</b><br>Ir <sub>1</sub> , r <sub>2</sub>     |                                                       | 10, 5<br><b>LD</b><br>R <sub>2</sub> , IR <sub>1</sub>  |                                            |                                                         | <b>\</b>                                            |                                                     |                                                                                       |                                |                            |                                |                  | 6, 0<br><b>NOP</b> |
| Bytes per<br>Instruction | _                                    |                                       |                                                          | _                                                         |                                                       |                                                         |                                            |                                                         |                                                     |                                                     |                                                                                       |                                |                            | 3                              |                  | 1                  |
|                          | =                                    | -                                     |                                                          | Lower<br>Opcod<br>Nibble                                  | <del>e</del>                                          | ·                                                       |                                            |                                                         |                                                     |                                                     | _                                                                                     |                                |                            |                                |                  |                    |
|                          |                                      |                                       | cution<br>Cycles                                         | \<br>\4                                                   | Pipe<br>Cyc                                           | eline<br>:les                                           |                                            |                                                         |                                                     |                                                     | Legend:                                                                               | Address                        |                            |                                |                  |                    |
|                          |                                      | Upper<br>)pcode ~<br>Nibble           | <b>→</b> A                                               | 10, 5<br><b>CP</b><br>R <sub>2</sub> , R <sub>1</sub>     | Mı                                                    | nemonic                                                 | :                                          |                                                         |                                                     |                                                     | r = 4-Bit<br>R <sub>1</sub> or r <sub>1</sub> =<br>R <sub>2</sub> or r <sub>2</sub> = | = Dst Addi<br>= Src Addi       |                            |                                |                  |                    |
|                          |                                      | Ope                                   | First /<br>erand                                         | <i>y</i>                                                  |                                                       | ond<br>erand                                            |                                            |                                                         |                                                     |                                                     | -                                                                                     | First Op                       |                            | Second C<br>re not def         |                  |                    |

<sup>\*2-</sup>byte instruction; fetch cycle appears as a 3-byte instruction

| Absolute |
|----------|
| Maximum  |
| Ratinas  |

Voltages on all pins with respect to GND....-0.3 V to +7.0 V Operating Ambient Temperature.....See Ordering Information

Storage Temperature.....-65°C to +150°C

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

The DC characteristics listed below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND. Positive current flows into the reference pin.

Standard conditions are:

$$\Box$$
 +4.75 V  $\leq$  V  $_{\rm CC}$   $\leq$  +5.25 V

 $\square$  GND = 0 V

$$\Box$$
 0°C  $\leq$  T<sub>A</sub>  $\leq$  +70°C



Figure 14. Test Load 1

| DC     |       |
|--------|-------|
| Charo  | cter- |
| istics |       |

| Symb            | ol Parameter                   | Min  | Max          | Unit | Condition                                                     |
|-----------------|--------------------------------|------|--------------|------|---------------------------------------------------------------|
| V <sub>CH</sub> | Clock Input High Voltage       | 3.8  | $v_{\rm CC}$ | v    | Driven by External Clock Generator                            |
| V <sub>CL</sub> | Clock Input Low Voltage        | -0.3 | 0.8          | V    | Driven by External Clock Generator                            |
| V <sub>IH</sub> | Input High Voltage             | 2.0  | $v_{cc}$     | v    |                                                               |
| $v_{IL}$        | Input Low Voltage              | -0.3 | 0.8          | v    |                                                               |
| $V_{RH}$        | Reset Input High Voltage       | 3.8  | $v_{\rm CC}$ | ٧    |                                                               |
| $v_{RL}$        | Reset Input Low Voltage        | -0.3 | 0.8          | ٧    |                                                               |
| $v_{OH}$        | Output High Voltage            | 2.4  |              | V    | I <sub>OH</sub> = -250 μA                                     |
| $v_{OL}$        | Output Low Voltage             |      | 0.4          | V    | $I_{OL} = +2.0 \text{ mA}$                                    |
| I <sub>IL</sub> | Input Leakage                  | -10  | 10           | μA   | $0 \text{ V} \leq \text{ V}_{\text{IN}} \leq +5.25 \text{ V}$ |
| I <sub>OL</sub> | Output Leakage                 | -10  | 10           | μA   | $0 \text{ V} \leq \text{ V}_{\text{IN}} \leq +5.25 \text{ V}$ |
| $I_{IR}$        | Reset Input Current            |      | -50          | μA   | $V_{CC} = +5.25 \text{ V}, V_{RL} = 0 \text{ V}$              |
| $I_{CC}$        | V <sub>CC</sub> Supply Current |      | 150          | mA   |                                                               |

External I/O or Memory Read and Write Timing



Figure 15. External I/O or Memory Read/Write

|      | ·           |                                                   | 81              | MHz | 12.5               | MHz |          |
|------|-------------|---------------------------------------------------|-----------------|-----|--------------------|-----|----------|
| No.  | Symbol      | Parameter                                         | Min             | Max | Min                | Max | Notes*†° |
| 1    | TdA(AS)     | Address Valid to <del>AS</del> ↑ Delay            | 50              |     | 35                 |     | 2,3      |
| 2    | TdAS(A)     | ĀS↑ to Address Float Delay                        | 60              |     | 45                 |     | 2,3      |
| 3    | TdAS(DR)    | AS † to Read Data Required Valid                  |                 | 320 |                    | 220 | 1,2,3    |
| 4    | TwAS        | AS Low Width                                      | 80              |     | 55                 |     | 1,2,3    |
| 5    | TdAz(DS)    | Address Float to $\overline{\rm DS}$ $\downarrow$ | 0               |     | 0                  |     |          |
| 6 -  | - TwDSR     | — DS (Read) Low Width —————                       | <del></del> 250 |     | — 185 <del>—</del> |     | 1,2,3    |
| 7    | TwDSW       | DS (Write) Low Width                              | 160             |     | 110                |     | 1,2,3    |
| 8    | TdDSR(DR)   | DS ↓ to Read Data Required Valid                  |                 | 200 |                    | 130 | 1,2,3    |
| 9    | ThDR(DS)    | Read Data to DS † Hold Time                       | 0               |     | 0                  |     |          |
| 10   | TdDS(A)     | DS † to Address Active Delay                      | 80              |     | 45                 |     | 2,3      |
| 11   | TdDS(AS)    | DS↑ to AS↓ Delay                                  | 70              |     | 55                 |     | 2.3      |
| 12 - | - TdR/W(AS) | — R/W Valid to AS↑ Delay ————                     | <del></del>     |     | — 30 —             |     | 2,3      |
| 13   | TdDS(R/W)   | DS ↑ to R/W Not Valid                             | 60              |     | 35                 |     | 2,3      |
| 14   | TdDW(DSW)   | Write Data Valid to DS (Write) ↓ Delay            | 50              |     | 35                 |     | 2,3      |
| 15   | TdDS(DW)    | DS↑ to Write Data Not Valid Delay                 | 80              |     | <b>4</b> 5         |     | 2,3      |
| 16   | TdA(DR)     | Address Valid to Read Data Required Valid         |                 | 410 |                    | 255 | 1,2,3    |
| 17   | TdAS(DS)    | ĀS↑ to DS↓ Delay                                  | 80              |     | 55                 |     | 2,3      |

## NOTES:

- 1. When using extended memory timing add  $2\,\mathrm{TpC}$ .
- 2. Timing numbers given are for minimum TpC.
- 3. See clock cycle time dependent characteristics table.

- † Test Load 1.
- ° All timing references use 2.0 V for a logic "1" and 0.8 V for a logic "0".
- \* All units in nanoseconds (ns).

## **Additional** Timing Table



Figure 16. Additional Timing

|            |             |                                   | 81    | VIHz | 12.5     |      |        |
|------------|-------------|-----------------------------------|-------|------|----------|------|--------|
| No.        | Symbol      | Parameter                         | Min   | Max  | Min      | Max  | Notes* |
| 1          | TpC         | Input Clock Period                | 125   | 1000 | 80       | 1000 | 1      |
| 2          | TrC,TfC     | Clock Input Rise And Fall Times   |       | 25   |          | 15   | 1      |
| 3          | TwC         | Input Clock Width                 | 37    |      | 26       |      | 1      |
| 4          | TwTinL      | Time Input Low Width              | 100   |      | 70       |      | 2      |
| 5 <b>—</b> | - TwTinH    | — Timer Input High Width ————     | зтрС- |      | — 3ТpC — |      | 2      |
| 6          | TpTin       | Timer Input Period                | 8ТрС  |      | 8TpC     |      | 2      |
| 7          | TrTin,TfTin | Timer Input Rise And Fall Times   |       | 100  |          | 100  | 2      |
| 8a         | TwIL        | Interrupt Request Input Low Time  | 100   |      | 70       |      | 2,3    |
| 8b         | TwIL        | Interrupt Request Input Low Time  |       | 3ТрС | 3ТрС     |      | 2,4    |
| 9          | TwIH        | Interrupt Request Input High Time |       | ЗТрС | 3TpC     |      | 2,3    |

- NOTES:
  1. Clock timing references uses 3.8 V for a logic "1" and 0.8 V for
- a logic "0".

  2. Timing reference uses 2.0 V for a logic "1" and 0.8 V for a logic "0".

- 3. Interrupt request via Port 3 (P3<sub>1</sub>-P3<sub>3</sub>).
  4. Interrupt request via Port 3 (P3<sub>0</sub>).

  \* Units in nanoseconds (ns).

## **Memory Port** Timing



Figure 17. Memory Port Timing

| No. | Symbol  | Parameter                         | Min | Max | Notes* |
|-----|---------|-----------------------------------|-----|-----|--------|
| 1   | TdA(DI) | Address Valid to Data Input Delay |     | 320 | 1,2    |
| 2   | ThDI(A) | Data In Hold time                 | 0   |     | 1      |

## NOTES:

Test Load 2.
 This is a Clock-Cycle-Dependent parameter. For clock frequencies other than the maximum, use the following formula: 5 TpC = 95

<sup>\*</sup>Units are nanoseconds unless otherwise specified.





Figure 18a. Input Handshake



Figure 18b. Output Handshake

| No. | Symbol          | Parameter                          | Min             | Max | Notes* |
|-----|-----------------|------------------------------------|-----------------|-----|--------|
| 1   | TsDI(DAV)       | Data In Setup Time                 | 0               |     |        |
| 2   | ThDI(DAV)       | Data In Hold time                  | 160             |     |        |
| 3   | TwDAV           | Data Available Width               | 120             |     |        |
| 4   | TdDAVIf(RDY)    | DAV ↓ Input to RDY ↓ Delay         |                 | 120 | 1,2    |
| 5   | -TdDAVOf(RDY) - | — DAV ↓ Output to RDY ↓ Delay ———— | <del></del> 0 — |     | 1,3    |
| 6   | TdDAVIr(RDY)    | DĀV ↑ Input to RDY ↑ Delay         |                 | 120 | 1,2    |
| 7   | TdDAV0r(RDY)    | DAV ↑ Output to RDY ↑ Delay        | 0               |     | 1,3    |
| 8   | TdDO(DAV)       | Data Out to <del>DAV</del> ↓ Delay | 30              |     | 1      |
| 9   | TdRDY(DAV)      | Rdy ↓ Input to DAV ↑ Delay         | 0               | 140 | 1      |

\* Units in nanoseconds (ns).

| Clock-         |   |
|----------------|---|
| Cycle-Time-    |   |
| Dependent      |   |
| Characteristic | 5 |

| Nu  | mber | Symbol    | Equation          |  |
|-----|------|-----------|-------------------|--|
| ics | 1    | TdA(AS)   | TpC-50            |  |
|     | 2    | TdAS(A)   | TpC-40            |  |
|     | 3    | TdAS(DR)  | 4TpC-110*         |  |
|     | 4    | TwAS      | TpC-30            |  |
|     | 5    | TwDSR     | 3TpC-65*          |  |
|     | 7    | TwDSW     | 2 <b>T</b> pC-55* |  |
|     | 8    | TdDSR(DR) | 3TpC-120*         |  |
|     | 10   | Td(DS)A   | TpC-40            |  |
|     | 11   | TdDS(AS)  | TpC-30            |  |
|     | 12   | TdR/W(AS) | TpC-55            |  |
|     | 13   | TdDS(R/W) | TpC-50            |  |
|     | 14   | TdDW(DSW) | TpC-50            |  |
|     | 15   | TdDS(DW)  | TpC-40            |  |
|     | 16   | TdA(DR)   | 5TpC-160*         |  |
|     | 17   | TdAS(DS)  | TpC-30            |  |

<sup>\*</sup>Add 2TpC when using extended memory timing.

NOTES:
1. Test load 1
2. Input handshake
3. Output handshake
1 All timing references use 2.0 V for a logic "1" and 0.8 V for a logic "0".